INT1
to
INT12
INT14
28x
CPU
TINT2
TINT0
PIE
CPU TIMER 0
CPU TIMER 2
(Reserved for DSP/BIOS)
INT13
TINT1
CPU TIMER 1
Borrow
Reset
Timer reload
SYSCLKOUT
TCR.4
(Timer start status)
TINT
16-bit timer divide-down
TDDRH:TDDR
32-bit timer period
PRDH:PRD
32-bit counter
TIMH:TIM
16-bit prescale counter
PSCH:PSC
Borrow
Clock Control
136
SPRUH22I – April 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
System Control and Interrupts
1.8.8 32-Bit CPU Timers 0/1/2
This section describes the three 32-bit CPU-timers (TIMER0/1/2) shown in (
CPU Timer-0 and CPU-Timer 1 can be used in user applications. Timer 2 is reserved for DSP/BIOS. If the
application is not using DSP/BIOS, then Timer 2 can be used in the application. The CPU-timer interrupt
signals (TINT0, TINT1, TINT2) are connected as shown in
.
Figure 1-14. CPU-Timers
Figure 1-15. CPU-Timer Interrupts Signals and Output Signal
A
The timer registers are connected to the Memory Bus of the C28x processor.
B
The timing of the CPU timers are synchronized to SYSCLKOUT of the processor clock.