RAM Control Module Registers
445
SPRUH22I – April 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
Internal Memory
5.2.1.7
Cx RAM Test and Initialization Register 1 (CxRTESTINIT1)
Figure 5-10. Cx RAM Test and Initialization Register 1 (CxRTESTINIT1)
31
8
Reserved
R-0
7
6
5
4
3
2
1
0
ECCPARTEST
C3
RAMINITC3
ECCPARTEST
C2
RAMINITC2
ECCPARTEST
C1
RAMINITC1
ECCPARTEST
C0
RAMINITC0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 5-15. Cx RAM Test and Initialization Register 1 (CxRTESTINIT1) Field Descriptions
Bit
Field
Value
Description
31-8
Reserved
Reserved
7
ECCPARTESTC3
Enable/Disable RAMTEST Feature for C3 RAM Block.
0
RAMTEST feature is disabled for C3 RAM block.
1
RAMTEST feature is enabled for C3 RAM block. ECC/parity logic is bypassed for memory
accesses.
6
RAMINITC3
RAM Initialization C3. Any reads to this bit will return a 0.
0
No action taken.
1
Initialize all address locations of C3 RAM block with data 0x0 and corresponding data an address
ECC/parity bits.
5
ECCPARTESTC2
Enable/Disable RAMTEST Feature for C2 RAM Block
0
RAMTEST feature is disabled for C2 RAM block.
1
RAMTEST feature is enabled for C2 RAM block. ECC/parity logic is bypassed for memory
accesses.
4
RAMINITC2
RAM Initialization C2. Any reads to this bit will return a 0.
0
No action taken.
1
Initialize all address locations of C2 RAM block with data 0x0 and corresponding data an address
ECC/parity bits.
3
ECCPARTESTC1
Enable/Disable RAMTEST Feature for C1 RAM Block
0
RAMTEST feature is disabled for C1 RAM block.
1
RAMTEST feature is enabled for C1 RAM block. ECC/parity logic is bypassed for memory
accesses.
2
RAMINITC1
RAM Initialization C1. Any reads to this bit will return a 0.
0
No action taken.
1
Initialize all address locations of C1 RAM block with data 0x0 and corresponding data an address
ECC/parity bits.
1
ECCPARTESTC0
Enable/Disable RAMTEST Feature for C0 RAM Block
0
RAMTEST feature is disabled for C0 RAM block.
1
RAMTEST feature is enabled for C0 RAM block. ECC/parity logic is bypassed for memory
accesses.
0
RAMINITC0
RAM Initialization C0. Any reads to this bit will return a 0.
0
No action taken.
1
Initialize all address locations of C0 RAM block with data 0x0 and corresponding data an address
ECC/parity bits.