RAM Control Module Registers
455
SPRUH22I – April 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
Internal Memory
5.2.2.7
M3 Uncorrectable Error Flag Register (MUEFLG)
Figure 5-22. M3 Uncorrectable Error Flag Register (MUEFLG)
31
16
Reserved
R-0
15
4
3
2
1
0
Reserved
UDMARE
M3CPURE
UDMAWE
M3CPUWE
R-0
R-0
R-0
R-0
R-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 5-27. M3 Uncorrectable Error Flag Register (MUEFLG) Field Descriptions
Bit
Field
Value
Description
31-4
Reserved
Reserved
3
UDMARE
M3 µDMA Uncorrectable Read Error Status Flag .
0
No M3 µDMA uncorrectable read error occurred.
1
M3 µDMA uncorrectable read error occurred.
Once this bit is set, it can be cleared by setting the corresponding error clear bit in the MUECLR
register.
2
M3CPURE
M3 CPU Uncorrectable Read Error Status Flag.
0
No M3 CPU uncorrectable read error occurred.
1
M3 CPU uncorrectable read error occurred.
Once this bit is set, it can be cleared by setting the corresponding error clear bit in the MUECLR
register.
1
UDMAWE
M3 µDMA Uncorrectable Write Error Status Flag.
0
No M3 µDMA uncorrectable write error occurred.
1
M3 µDMA uncorrectable write error occurred.
Once this bit is set, it can be cleared by setting the corresponding error clear bit in the MUECLR
register.
0
M3CPUWE
M3 CPU Uncorrectable Write Error Status Flag.
0
No M3 CPU uncorrectable write error occurred.
1
M3 CPU uncorrectable write error occurred.
Once this bit is set, it can be cleared by setting the corresponding error clear bit in the MUECLR
register.