
Section
Page
Description
12.9.2 Block
Diagram
Figure 12.125 POE
Block Diagram
444
Note added
TIOC3B
*
TIOC3D
*
TIOC4A
*
TIOC4C
*
TIOC4B
*
TIOC4D
*
Note:
*
Includes multiplexed pins.
12.11.5 Usage
Notes
453
Section added
14.2.8 Bit Rate
Register (BRR)
Table 14.3 Bit Rates
and BRR Settings in
Asynchronous Mode
(cont)
491
Table amended
Bit Rate
27.0336
(Bits/s)
n
N
Error (%)
110
3
119
0.00
150
3
87
0.00
300
2
175
0.00
600
1
87
0.00
1200
1
175
0.00
2400
1
87
0.00
4800
0
175
0.00
9600
0
87
0.00
14400
0
58
–0.56
19200
0
43
0.00
28800
0
28
1.15
31250
0
26
0.12
38400
0
21
0.00
Table 14.4 Bit Rates
and BRR Settings in
Clocked
Synchronous Mode
(cont)
495
Table amended
3.5M
—
—
—
—
0
1
5M
0
0
*
—
—
—
—
7M
—
—
0
0
*
14.3.4 Clock
Synchronous
Operation
Figure 14.22
Example of SCI
Receive Operation
529
Figure amended
Bit 7
Bit 0
RxI request
Summary of Contents for SH7041 Series
Page 2: ......
Page 6: ......
Page 38: ...xvi ...
Page 44: ...6 ...
Page 46: ...8 ...
Page 48: ...10 ...
Page 82: ...44 ...
Page 114: ...76 ...
Page 118: ...80 ...
Page 124: ...86 ...
Page 170: ...132 ...
Page 250: ...212 ...
Page 492: ...454 ...
Page 506: ...468 ...
Page 604: ...566 ...
Page 684: ...646 ...
Page 706: ...668 ...
Page 778: ...740 ...
Page 780: ...742 ...
Page 818: ...780 ...
Page 850: ...812 ...
Page 923: ...SH7040 SH7041 SH7042 SH7043 SH7044 SH7045 Group Hardware Manual REJ09B0044 0600O ...