
188
10.3.3
CS
Assert Period Extension
Idle cycles can be inserted to prevent extension of the
RD
signal or
WRx
signal assert period
beyond the length of the
CSn
signal assert period by setting the SW3–SW0 bits of BCR2. This
allows for flexible interfaces with external circuitry. The timing is shown in figure 10.6. T
h
and T
f
cycles are added respectively before and after the ordinary cycle. Only
CSn
is asserted in these
cycles;
RD
and
WRx
signals are not. Further, data is extended up to the T
f
cycle, which is
effective for gate arrays and the like, which have slower write operations.
T
h
T
1
CK
Read
Write
Address
CSn
RD
Data
WRx
Data
T
2
T
f
DACK
Figure 10.6
CS
Assert Period Extension Function
Summary of Contents for SH7041 Series
Page 2: ......
Page 6: ......
Page 38: ...xvi ...
Page 44: ...6 ...
Page 46: ...8 ...
Page 48: ...10 ...
Page 82: ...44 ...
Page 114: ...76 ...
Page 118: ...80 ...
Page 124: ...86 ...
Page 170: ...132 ...
Page 250: ...212 ...
Page 492: ...454 ...
Page 506: ...468 ...
Page 604: ...566 ...
Page 684: ...646 ...
Page 706: ...668 ...
Page 778: ...740 ...
Page 780: ...742 ...
Page 818: ...780 ...
Page 850: ...812 ...
Page 923: ...SH7040 SH7041 SH7042 SH7043 SH7044 SH7045 Group Hardware Manual REJ09B0044 0600O ...