
589
17.1.3
Register Configuration
Table 17.1 summarizes the CMT register configuration.
Table 17.1
Register Configuration
Channel Name
Abbreviation
R/W
Initial
Value
Address
Access Size
(Bits)
Shared
Compare match timer
start register
CMSTR
R/W
H'0000
H'FFFF83D0 8, 16, 32
0
Compare match timer
control/status register 0
CMCSR0
R/(W)
*
H'0000
H'FFFF83D2 8, 16, 32
Compare match timer
counter 0
CMCNT0
R/W
H'0000
H'FFFF83D4 8, 16, 32
Compare match timer
constant register 0
CMCOR0
R/W
H'FFFF
H'FFFF83D6 8, 16, 32
1
Compare match timer
control/status register 1
CMCSR1
R/(W)
*
H'0000
H'FFFF83D8 8, 16, 32
Compare match timer
counter 1
CMCNT1
R/W
H'0000
H'FFFF83DA 8, 16, 32
Compare match timer
constant register 1
CMCOR1
R/W
H'FFFF
H'FFFF83DC 8, 16, 32
Note:
*
The only value that can be written to the CMCSR0 and CMCSR1 CMF bits is a 0 to clear
the flags.
Summary of Contents for SH7041 Series
Page 2: ......
Page 6: ......
Page 38: ...xvi ...
Page 44: ...6 ...
Page 46: ...8 ...
Page 48: ...10 ...
Page 82: ...44 ...
Page 114: ...76 ...
Page 118: ...80 ...
Page 124: ...86 ...
Page 170: ...132 ...
Page 250: ...212 ...
Page 492: ...454 ...
Page 506: ...468 ...
Page 604: ...566 ...
Page 684: ...646 ...
Page 706: ...668 ...
Page 778: ...740 ...
Page 780: ...742 ...
Page 818: ...780 ...
Page 850: ...812 ...
Page 923: ...SH7040 SH7041 SH7042 SH7043 SH7044 SH7045 Group Hardware Manual REJ09B0044 0600O ...