
444
12.9.2
Block Diagram
The POE has input-level detection circuitry and output-level detection circuitry, as shown in the
block diagram of figure 12.125.
TIOC3B
*
TIOC3D
*
TIOC4A
*
TIOC4C
*
TIOC4B
*
TIOC4D
*
POE3
POE2
POE1
POE0
Output level
detection circuit
Output level
detection circuit
Output level
detection circuit
Input level detection circuit
Falling-edge
detection circuit
Low-level
detection circuit
OCSR
ICSR
φ
/8
φ
/16
φ
/128
High-
impedance
request control
signal
Interrupt
request
Note:
*
Includes multiplexed pins.
Figure 12.125 POE Block Diagram
Summary of Contents for SH7041 Series
Page 2: ......
Page 6: ......
Page 38: ...xvi ...
Page 44: ...6 ...
Page 46: ...8 ...
Page 48: ...10 ...
Page 82: ...44 ...
Page 114: ...76 ...
Page 118: ...80 ...
Page 124: ...86 ...
Page 170: ...132 ...
Page 250: ...212 ...
Page 492: ...454 ...
Page 506: ...468 ...
Page 604: ...566 ...
Page 684: ...646 ...
Page 706: ...668 ...
Page 778: ...740 ...
Page 780: ...742 ...
Page 818: ...780 ...
Page 850: ...812 ...
Page 923: ...SH7040 SH7041 SH7042 SH7043 SH7044 SH7045 Group Hardware Manual REJ09B0044 0600O ...