
628
Port D Control Register H1 (PDCRH1):
Bit:
15
14
13
12
11
10
9
8
PD31
MD1
PD31
MD0
PD30
MD1
PD30
MD0
PD29
MD1
PD29
MD0
PD28
MD1
PD28
MD0
Initial value:
0
0
0
0
0
0
0
0
R/W:
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Bit:
76
5
4
3
2
1
0
PD27
MD1
PD27
MD0
PD26
MD1
PD26
MD0
PD25
MD1
PD25
MD0
PD24
MD1
PD24
MD0
Initial value:
0
0
0
0
0
0
0
0
R/W:
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
•
Bits 15 and 14—PD31 Mode 1, 0 (PD31MD1 and PD31MD0): These bits select the function
of the PD31/D31/
ADTRG
pin.
Bit 15:
PD31MD1
Bit 14:
PD31MD0
Description
0
0
General input/output (PD31) (initial value) (No ROM, D31 with
CS0 = 32 bit width)
1
Data input/output (D31) (PD31 in single chip mode)
1
0
A/D conversion trigger input (
ADTRG
) (No ROM, D31 with
CS0 = 32 bit width)
1
Reserved
•
Bits 13 and 12—PD30 Mode 1, 0 (PD30MD1 and PD30MD0): These bits select the function
of the PD30/D30/
IRQOUT
pin.
Bit 13:
PD30MD1
Bit 12:
PD30MD0
Description
0
0
General input/output (PD30) (initial value) (No ROM, D30 with
CS0 = 32 bit width)
1
Data input/output (D30) (PD30 in single chip mode)
1
0
Interrupt request received output (
IRQOUT
) (No ROM, D30
with CS0 = 32 bit width. Reserved in single chip mode)
1
Reserved
Summary of Contents for SH7041 Series
Page 2: ......
Page 6: ......
Page 38: ...xvi ...
Page 44: ...6 ...
Page 46: ...8 ...
Page 48: ...10 ...
Page 82: ...44 ...
Page 114: ...76 ...
Page 118: ...80 ...
Page 124: ...86 ...
Page 170: ...132 ...
Page 250: ...212 ...
Page 492: ...454 ...
Page 506: ...468 ...
Page 604: ...566 ...
Page 684: ...646 ...
Page 706: ...668 ...
Page 778: ...740 ...
Page 780: ...742 ...
Page 818: ...780 ...
Page 850: ...812 ...
Page 923: ...SH7040 SH7041 SH7042 SH7043 SH7044 SH7045 Group Hardware Manual REJ09B0044 0600O ...