
Section
Page
Description
25.4 A/D Converter
Characteristics
Table 25.16 A/D
Converter Timing (A
mask)
779
Table amended
Non-linearity error
Offset error
*
*
Full scale error
*
Quantize error
*
26.2 DC
Characteristics
Table 26.2 DC
Characteristics
782
Table amended
Schmitt
trigger input
voltage
PA2, PA5, PA6–
PA9,
PE0–PE15
V
T
+
– V
T
–
V
CC
×
0.07
—
—
V
VT
+
≥
V
CC
×
0.9V (min)
VT
–
≤
V
CC
×
0.2V (max)
783
Table amended
Analog
supply
AI
CC
—
4
8
mA
f = 16.7MHz
current
AI
ref
—
0.5
1
*
3
mA
QFP144 version only
*
3 2 mA in the A mask version of MASK products.
26.3.2 Control
Signal Timing
Table 26.5 Control
Signal Timing
786
Note amended
Notes:
*
1 SH7042/43 ZTAT (excluding A mask) are 3.2V.
*
2 The
RES
,
MRES
, NMI,
BREQ
, and
IRQ7
–
IRQ0
signals
are asynchronous inputs, but when the setup times
shown here are provided, the signals are considered to
have produced changes at clock rise (for
RES
,
MRES
,
BREQ
) or clock fall (for NMI and
IRQ7
–
IRQ0
). If the
setup times are not provided, recognition is delayed until
the next clock rise or fall.
26.3.3 Bus Timing
Figure 26.12 DRAM
Cycle (Normal Mode,
1 Wait, TPC
=
0,
RCD
=
0)
795
Figure amended
Tcw1
Tc2
t
CASD1
t
CAC
t
RAC
t
AA
t
RDS
Column address
Summary of Contents for SH7041 Series
Page 2: ......
Page 6: ......
Page 38: ...xvi ...
Page 44: ...6 ...
Page 46: ...8 ...
Page 48: ...10 ...
Page 82: ...44 ...
Page 114: ...76 ...
Page 118: ...80 ...
Page 124: ...86 ...
Page 170: ...132 ...
Page 250: ...212 ...
Page 492: ...454 ...
Page 506: ...468 ...
Page 604: ...566 ...
Page 684: ...646 ...
Page 706: ...668 ...
Page 778: ...740 ...
Page 780: ...742 ...
Page 818: ...780 ...
Page 850: ...812 ...
Page 923: ...SH7040 SH7041 SH7042 SH7043 SH7044 SH7045 Group Hardware Manual REJ09B0044 0600O ...