
215
11.1.2
Block Diagram
Figure 11.1 is a block diagram of the DMAC.
On-chip ROM
Peripheral bus
Internal bus
On-chip RAM
DREQ0
,
DREQ1
Circuit
control
SARn
DMAC module
Register
control
Activation
control
Request
priority
control
Bus interface
Bus state
controller
On-chip
peripheral
module
DARn
DMATCRn
CHCRn
DMAOR
MTU
SCI0, SCI1
A/D converter
*
DEIn
External
ROM
External
RAM
External I/O
(memory
mapped)
External I/O
(with
acknowledge)
DACK0, DACK1
DRAK0, DRAK1
SARn:
DARn:
DMATCRn:
CHCRn:
DMAOR:
n:
DMAC source address register
DMAC destination address register
DMAC transfer count register
DMAC channel control register
DMAC operation register
0, 1, 2, 3
Note:
*
A/D1 for A mask and A/D for others
Figure 11.1 DMAC Block Diagram
Summary of Contents for SH7041 Series
Page 2: ......
Page 6: ......
Page 38: ...xvi ...
Page 44: ...6 ...
Page 46: ...8 ...
Page 48: ...10 ...
Page 82: ...44 ...
Page 114: ...76 ...
Page 118: ...80 ...
Page 124: ...86 ...
Page 170: ...132 ...
Page 250: ...212 ...
Page 492: ...454 ...
Page 506: ...468 ...
Page 604: ...566 ...
Page 684: ...646 ...
Page 706: ...668 ...
Page 778: ...740 ...
Page 780: ...742 ...
Page 818: ...780 ...
Page 850: ...812 ...
Page 923: ...SH7040 SH7041 SH7042 SH7043 SH7044 SH7045 Group Hardware Manual REJ09B0044 0600O ...