
Section
Page
Description
25.2 DC
Characteristics
Table 25.2 DC
Characteristics
751
Note amended
*
2 5 mA in the A mask version, except for F-ZTAT products.
25.3.2 Control
Signal Timing
Table 25.5 Control
Signal Timing
754
Note amended
Note:
*
The
RES
,
MRES
, NMI,
BREQ
, and
IRQ7
–
IRQ0
signals are
asynchronous inputs, but when thesetup times shown here
are provided, the signals are considered to have produced
changes at clock rise (for
RES
,
MRES
,
BREQ
) or clock fall
(for NMI and
IRQ7
–
IRQ0
). If the setup times are not
provided, recognition is delayed until the next clock rise or
fall.
25.3.3 Bus Timing
Figure 25.12 DRAM
Cycle (Normal Mode,
1 Wait, TPC=0,
RCD=0)
763
Figure amended
Tcw1
Tc2
t
CASD1
t
CAC
t
RAC
t
AA
t
RDS
Column address
Figure 25.13 DRAM
Cycle (Normal Mode,
2 Waits, TPC=1,
RCD=1)
764
Figure amended
Tcw1
Tcw2
t
CASD1
t
CAC
t
AA
Column address
Summary of Contents for SH7041 Series
Page 2: ......
Page 6: ......
Page 38: ...xvi ...
Page 44: ...6 ...
Page 46: ...8 ...
Page 48: ...10 ...
Page 82: ...44 ...
Page 114: ...76 ...
Page 118: ...80 ...
Page 124: ...86 ...
Page 170: ...132 ...
Page 250: ...212 ...
Page 492: ...454 ...
Page 506: ...468 ...
Page 604: ...566 ...
Page 684: ...646 ...
Page 706: ...668 ...
Page 778: ...740 ...
Page 780: ...742 ...
Page 818: ...780 ...
Page 850: ...812 ...
Page 923: ...SH7040 SH7041 SH7042 SH7043 SH7044 SH7045 Group Hardware Manual REJ09B0044 0600O ...