ML51/ML54/ML56
Sep. 01, 2020
Page
109
of 719
Rev 2.00
ML
51
/ML
54
/ML
5
6 S
E
RI
E
S
TECHNI
CA
L
RE
F
E
R
E
NC
E
M
A
NU
A
L
ML51/M
L54
/M
L56
Series
Tec
hnical Reference
Manual
Register
Definition
Ad
d
r.
P
a
g
e
MSB
LSB
Reset
Value
TA
7
6
5
4
3
2
1
0
Control
9EH 3
RSR
Reset Flag
Register
9DH 0
LVRF
PORF
HFRF
POF
RSTPINF
BORF
WDTRF
SWRF
11010000b
P2S
Port2 Schmitt
Triggered Input
9DH 1
P2S.7
P2S.6
P2S.5
P2S.4
P2S.3
P2S.2
P2S.1
P2S.0
00000000b
PWM1CON1
Pwm1 Control 1
9DH 2
PWMMOD_
1
PWMMOD_
0
GP
PWMTYP
FBINEN
PWMDIV_2 PWMDIV_1 PWMDIV_0 00000000b
DMA3SEED
PDMA1 Crc Seed
9DH 3
SEED[7:0]
00000000b
EIE1
Extensive Interrupt
Enable 1
9CH 0
EPWM123
EI2C1
ESPI1
EHFI
EWKT
ET3
ES1
00000000b
P1SR
P2 Slewrate
9CH 1
P2SR.7
P2SR.6
P2SR.5
P2SR.4
P2SR.3
P2SR.2
P2SR.1
P2SR.0
00000000b
PWM1CON0
Pwm Control
Register 0
9CH 2 PWM1RUN
LOAD
PWMF
CLRPWM
00000000b
DMA2SEED
PDMA1 Crc Seed
9CH 3
SEED[7:0]
00000000b
EIE0
Extensive Interrupt
Enable 1
9BH 0
ET2
ESPI0
EFB0
EWDT
EPWM0
ECAP
EPI
EI2C0
00000000b
P1S
Port1 Schmitt
Triggered Input
9BH 1
P1SR.7
P1SR.6
P1SR.5
P1SR.4
P1SR.3
P1SR.2
P1SR.1
P1SR.0
00000000b
PWM1C1L
Pwm1 Channel 1
Duty Low Byte
9BH 2
PWM1C1[7:0]
00000000b
DMA1SEED
PDMA1 Crc Seed
9BH 3
SEED[7:0]
00000000b
SBUF1
Serial Port1 Data
Buffer
9AH 0
SBUF1[7:0]
00000000b
P0SR
P2 Slew Rate
9AH 1
P0SR.7
P0SR.6
P0SR.5
P0SR.4
P0SR.3
P0SR.2
P0SR.1
P0SR.0
00000000b
PWM1C0L
Pwm1 Channel 0
Duty Low Byte
9AH 2
PWM1C0[7:0]
00000000b
DMA0SEED
PDMA1 Crc Seed
9AH 3
SEED[7:0]
00000000b
SBUF
Serial Port0 Data
Buffer
99H
0
SBUF[7:0]
00000000b
P0S
Port0 Schmitt
Triggered Input
99H
1
P0SR.7
P0SR.6
P0SR.5
P0SR.4
P0SR.3
P0SR.2
P0SR.1
P0SR.0
00000000b
PWM1PL
Pwm Period Low
Byte
99H
2
PWM1P[7:0]
00000000b
WDCONH
Watchdog Timer
Control High Byte
99H
3
WDPS
00000000b Y
SCON
Serial Port0
Control
98H
A
SM0/FE
SM1
SM2
REN
TB8
RB8
TI
RI
00000000b
CKEN
Clock Enable
97H
0
EHXTEN
ELXTEN
HIRCEN
LIRCEN
ECLKEN
-
CKSWTF
00110100b Y
P5UP
Port5 Pull Up
Resister Control
97H
1
P5UP.7
P5UP.6
P5UP.5
P5UP.4
P5UP.3
P5UP.2
P5UP.1
P5UP.0
00000000b
P6UP
Port6 Pull Up
Resister Control
97H
2
P6UP.7
P6UP.6
P6UP.5
P6UP.4
P6UP.3
P6UP.2
P6UP.1
P6UP.0
00000000b
97H
3
CKSWT
Clock Switch
96H
0
HXTST
LXTST
HIRCST
LIRCST
ECLKST
OSC_2
OSC_1
OSC_0
00110000b Y
P4UP
Port4 Pull Up
Resister Control
96H
1
P4UP.7
P4UP.6
P4UP.5
P4UP.4
P4UP.3
P4UP.2
P4UP.1
P4UP.0
00000000b
P6S
Port6 Schmitt
Triggered Input
96H
2
P6S.7
P6S.6
P6S.5
P6S.4
P6S.3
P6S.2
P6S.1
P6S.0
00000000b
96H
3
DMA0CCNT
PDMA11 Current
Transfer Count
95H
0
DMA0CCNT[7:0]
00000000b
P3UP
Port3 Pull Up
Resister Control
95H
1
P3UP.7
P3UP.6
P3UP.5
P3UP.4
P3UP.3
P3UP.2
P3UP.1
P3UP.0
00000000b
P6MF76
P6.7 And P6.6
Multi Function
Select
95H
2
P6MF7[3:0]
P6MF6[3:0]
00000000b
DMA3CRC
PDMA1 Crc
Checksum
95H
3
CRC[7:0]
00000000b
DMA0CNT
PDMA10 Transfer
Count
94H
0
DMA1CNT[7:0]
00000000b
P2UP
Port2 Pull Up
Resister Control
94H
1
P2UP.7
P2UP.6
P2UP.5
P2UP.4
P2UP.3
P2UP.2
P2UP.1
P2UP.0
00000000b
P6MF54
P6.5 And P6.4
Multi Function
Select
94H
2
P6MF5[3:0]
P6MF4[3:0]
00000000b
DMA2CRC
PDMA1 Crc
Checksum
94H
3
CRC[7:0]
00000000b
DMA0MAL
PDMA10 Xram
Base Address Low
Byte
93H
0
MAL[7:0]
00000000b
P1UP
Port1 Pull Up
Resister Control
93H
1
P1UP.7
P1UP.6
P1UP.5
P1UP.4
P1UP.3
P1UP.2
P1UP.1
P1UP.0
00000000b
P6MF32
P6.3 And P6.2
Multi Function
93H
2
P6MF3[3:0]
P6MF2[3:0]
00000000b