Index
IX-7
LED_CNTL (LEDC)
little endian
load and store
instructions
prefetch unit and store instructions
load/store
lost arbitration (LOA)
low voltage differential, See LVDlink
LSI53C1000
329 ball grid array
329 BGA mechanical drawing
new features
register map
LVD
driver SCSI signals
receiver SCSI signals
LVDlink
,
benefits
operation
M
M66EN
MAD bus programming
MAD[0]
MAD[3:1]
MAD[4]
MAD[5]
MAD[6]
MAD[7:0]
MAD[7]
mailbox0 (MBOX0)
mailbox0 [7:0] (MBOX0[7:0])
mailbox1 (MBOX1)
mailbox1 [7:0] (MBOX1[7:0])
manual start mode (MAN)
MAS0/
MAS1/
masking
master
data parity error (MDPE)
enable (ME)
parity error enable (MPEE)
max SCSI synchronous offset (MO[5:0])
Max_Lat (ML[7:0])
maximum stress ratings
MCE/
memory
address strobe 0
address strobe 1
address/data bus
chip enable
I/O address/DSA offset
move
move instructions
no flush option
move read selector (MMRS)
move write selector (MMWS)
output enable
read
read caching
read command
read line
read line command
read multiple
,
read multiple command
space
to memory
to memory moves
write
write and invalidate
write and invalidate command
write caching
write command
write enable
Min_Gnt (MG[7:0])
MOE/_TESTOUT
,
move to/from SFBR cycles
multiple cache line transfers
MWE/
N
new capabilities (NC)
new features in the LSI53C1000
next item pointer register
Next_Item_Ptr (NIP[7:0])
no flush
store instruction only
nonburst opcode fetch
32-bits address and data
none
nonfatal interrupts
normal/fast memory (128 Kbytes)
multiple byte access read cycle
multiple byte access write cycle
single byte access read cycle
single byte access write cycle
O
objectives of DMA architecture
opcode
,
fetch burst capability
operating conditions
operating register/SCRIPTS RAM read
32-bits
64-bits
,
,
,
operator
output current as a function of output voltage
output signals
P
PAR
PAR64
parallel
protocol request
ROM
ROM support
parity
control and generation
error
(PAR)
errors and interrupts
options
parity64
PCI
addressing
bus commands and encoding types
bus commands and functions supported
Summary of Contents for LSI53C1000
Page 6: ...vi Preface...
Page 16: ...xvi Contents...
Page 28: ...1 12 Introduction...
Page 234: ...4 124 Registers...
Page 314: ...6 40 Specifications This page intentionally left blank...
Page 318: ...6 44 Specifications This page intentionally left blank...
Page 344: ...6 70 Specifications This page intentionally left blank...
Page 350: ...6 76 Specifications Figure 6 42 LSI53C1000 329 Ball Grid Array Bottom view...
Page 352: ...6 78 Specifications...
Page 360: ...A 8 Register Summary...
Page 376: ...IX 12 Index...