Load and Store Instructions
5-39
DSA
DSA Relative
28
When this bit is cleared, the value in the
is the actual 32-bit memory address
used to perform the Load/Store to/from. When this bit is
set, the chip determines the memory address to perform
the Load/Store to/from by adding the 24-bit signed offset
value in the
DMA SCRIPTS Pointer Save (DSPS)
to the
R
Reserved
[27:26]
NF
No Flush (Store instruction only)
25
When this bit is set, the LSI53C1000 performs a Store
without flushing the prefetch unit. When this bit is cleared,
the Store instruction automatically flushes the prefetch
unit. Use No Flush if the source and destination are not
within four instructions of the current Store instruction.
This bit has no effect on the Load instruction.
Note:
This bit has no effect unless the Prefetch Enable bit in the
register is set. For information on
SCRIPTS instruction prefetching, see
LS
Load/Store
24
When this bit is set, the instruction is a Load. When
cleared, it is a Store.
A[7:0]
Register Address
[23:16]
A[7:0] selects the register to load/store to/from within the
LSI53C1000.
R
Reserved
[15:3]
BC
Byte Count
[2:0]
This value is the number of bytes to load/store.
5.7.2 Second Dword
This section describes the second Dword of the Load and Store
Instruction register.
Summary of Contents for LSI53C1000
Page 6: ...vi Preface...
Page 16: ...xvi Contents...
Page 28: ...1 12 Introduction...
Page 234: ...4 124 Registers...
Page 314: ...6 40 Specifications This page intentionally left blank...
Page 318: ...6 44 Specifications This page intentionally left blank...
Page 344: ...6 70 Specifications This page intentionally left blank...
Page 350: ...6 76 Specifications Figure 6 42 LSI53C1000 329 Ball Grid Array Bottom view...
Page 352: ...6 78 Specifications...
Page 360: ...A 8 Register Summary...
Page 376: ...IX 12 Index...