4-70
Registers
Note:
The
register indicates which
condition caused an SGE SCSI interrupt. This register is
shadowed behind the
SCSI Interrupt Status Zero (SIST0)
register. It can be accessed by setting bit 7, the Enable
Shadowed SGE Register (ShSGE) bit, in the
register.
UDC
Unexpected Disconnect
2
This condition only occurs in the initiator mode. It
happens when the target, which the LSI53C1000 is
connected to, unexpectedly disconnects from the SCSI
bus. See the SCSI Disconnect Unexpected bit in the
register for more information
on expected versus unexpected disconnects. Any
disconnect in the low level mode causes this condition.
RST
SCSI Reset Condition
1
This bit indicates assertion of the SRST/ signal by the
LSI53C1000 or any other SCSI device. This condition is
edge-triggered, so multiple interrupts cannot occur
because of a single SRST/ pulse.
PAR
SCSI Parity/CRC/AIP Error
0
This bit indicates the LSI53C1000 detected a
Parity/CRC/AIP error while receiving or sending SCSI
data. See the Disable Halt on Parity/CRC/AIP error or
SATN/ Condition bits in the SCNTL1 register for more
information about when this condition is raised.
Register: 0x41
SCSI Interrupt Enable One (SIEN1)
Read/Write
This register contains the interrupt mask bits corresponding to the
interrupting conditions described in the
register. An interrupt is masked by clearing the appropriate mask
bit. For more information on interrupts refer to
7
5
4
3
2
1
0
R
SBMC
R
STO
GEN
HTH
x
x
x
0
x
0
0
0
Summary of Contents for LSI53C1000
Page 6: ...vi Preface...
Page 16: ...xvi Contents...
Page 28: ...1 12 Introduction...
Page 234: ...4 124 Registers...
Page 314: ...6 40 Specifications This page intentionally left blank...
Page 318: ...6 44 Specifications This page intentionally left blank...
Page 344: ...6 70 Specifications This page intentionally left blank...
Page 350: ...6 76 Specifications Figure 6 42 LSI53C1000 329 Ball Grid Array Bottom view...
Page 352: ...6 78 Specifications...
Page 360: ...A 8 Register Summary...
Page 376: ...IX 12 Index...