GR740-UM-DS, Nov 2017, Version 1.7
468
www.cobham.com/gaisler
GR740
P21
VSS2V5
Power/ground pin
VSS2V5
P22
SPW_TXS_P[2]
O
LVDS
2.5
-
Pos
SpaceWire
P23
SPW_TXS_N[2]
O
LVDS
2.5
-
Neg
SpaceWire
P24
SPW_TXD_P[2]
O
LVDS
2.5
-
Pos
SpaceWire
P25
SPW_TXD_N[2]
O
LVDS
2.5
-
Neg
SpaceWire
R1
ETH0_TXER
O
LVCMOS
3.3
-
High
Ethernet
R2
MEM_DQ[1]
IO
LVCMOS
3.3
-
SDRAM
R3
VSS3V3
Power/ground pin
VSS3V3
R4
ETH0_TXD[7]
O
LVCMOS
3.3
-
Ethernet
R5
ETH0_TXD[5]
O
LVCMOS
3.3
-
Ethernet
R6
VSS3V3
Power/ground pin
VSS3V3
R7
VDIG3V3
Power/ground pin
VDIG3V3
R8
GND
Power/ground pin
GND
R9
VDD1V2
Power/ground pin
VDD
R10
GND
Power/ground pin
GND
R11
VDD1V2
Power/ground pin
VDD
R12
GND
Power/ground pin
GND
R13
VDD1V2
Power/ground pin
VDD
R14
GND
Power/ground pin
GND
R15
VDD1V2
Power/ground pin
VDD
R16
GND
Power/ground pin
GND
R17
VDD1V2
Power/ground pin
VDD
R18
GND
Power/ground pin
GND
R19
VDIG3V3
Power/ground pin
VDIG3V3
R20
VSS3V3
Power/ground pin
VSS3V3
R21
VDIG2V5
Power/ground pin
VDIG2V5
R22
SPW_RXS_P[2]
I
LVDS
2.5
DiffTerm
Pos
SpaceWire
R23
SPW_RXS_N[2]
I
LVDS
2.5
DiffTerm
Neg
SpaceWire
R24
SPW_RXD_P[2]
I
LVDS
2.5
DiffTerm
Pos
SpaceWire
R25
SPW_RXD_N[2]
I
LVDS
2.5
DiffTerm
Neg
SpaceWire
T1
MEM_DQ[3]
IO
LVCMOS
3.3
-
SDRAM
T2
MEM_DQ[5]
IO
LVCMOS
3.3
-
SDRAM
T3
MEM_DQ[2]
IO
LVCMOS
3.3
-
SDRAM
T4
MEM_DQ[4]
IO
LVCMOS
3.3
-
SDRAM
T5
MEM_DQ[0]
IO
LVCMOS
3.3
-
SDRAM
T6
VDIG3V3
Power/ground pin
VDIG3V3
T7
VSS3V3
Power/ground pin
VSS3V3
T8
VDD1V2
Power/ground pin
VDD
T9
GND
Power/ground pin
GND
T10
VDD1V2
Power/ground pin
VDD
T11
GND
Power/ground pin
GND
T12
VDD1V2
Power/ground pin
VDD
T13
GND
Power/ground pin
GND
T14
VDD1V2
Power/ground pin
VDD
Table 597.
Pin assignment
Position
Signal Name
I/O
Level
Volt.
[V] Pull
Polarity
Note