GR740-UM-DS, Nov 2017, Version 1.7
237
www.cobham.com/gaisler
GR740
15.10.6
Table 277.
0x14 - DMABASE - DMA descriptor base address register
DMA descriptor base address register
15.10.7
Table 278.
0x18 - DMACHAN - DMA channel active register
DMA channel active register
15.10.8
Table 279.
0x20-0x34 - PCI2AHB - PCI BAR to AHB address mapping register
PCI BAR to AHB address mapping register
15.10.9
Table 280.
0x40-0x7C - AHBM2PCI - AHB master to PCI memory address mapping register
AHB master to PCI memory address mapping register
31
0
DMA descriptor base address
0
rw
31: 0
Base address of the DMA descriptor table. When running, this register points to the active descriptor.
31
0
DMA channel descriptor base address
0
rw
31: 0
Base address of the active DMA channel
31
0
PCI BAR to AHB address mapping
0
rw
31: 0
32-bit mapping register for each PCI BAR. Translate an access to a PCI BAR to a AHB base
address.
31
0
AHB master to PCI memory address mapping
0
rw
31: 0
32-bit mapping register for each AHB master. Translate an access from a specific AHB master to a
PCI base address. The size of the AHB slave address area determine how many bits (starting from bit
31) are implemented. Bits not implemented returns zero. The mapping register for AHB master 0 is
located at offset 0x40, AHB master 1 at offset 0x44, and so on up to AHB master 15 at offset 0x7C.
Mapping registers are only implemented for existing AHB masters.