DR
AFT
DR
AFT
DRAFT
DR
D
RAFT
DRAFT
DRA
FT DRAF
D
RAFT DRAFT DRAFT DRAFT DRAFT D
DRAFT
D
RAFT DRA
FT DRAFT DRAFT DRAFT DRA
UM10316_0
© NXP B.V. 2008. All rights reserved.
User manual
Rev. 00.06 — 17 December 2008
68 of 571
NXP Semiconductors
UM10316
Chapter 5: LPC29xx Power Management Unit (PMU)
558h -
5FFh
R/W
0000 0001h
reserved
Reserved
-
600h
R
0000 0001h
CLK_CFG_OUT_CLK
clock out configuration register
see
604h
R/W
0000 0001h
CLK_STAT_OUT_CLK
clock out status register
700h
R/W
0000 0001h
CLK_CFG_UART0
IP clock to UART-0 configuration
register
704h
R
0000 0001h
CLK_STAT_UART0
IP clock to UART-0 status register
see
708h
R/W
0000 0001h
CLK_CFG_UART1
IP clock to UART 1 configuration
register
70Ch
R
0000 0001h
CLK_STAT_UART1
IP clock to UART 1 status register
see
800h
R/W
0000 0001h
CLK_CFG_SPI0
IP clock to SPI 0 configuration register see
804h
R
0000 0001h
CLK_STAT_SPI0
IP clock to SPI 0 status register
808h
R/W
0000 0001h
CLK_CFG_SPI1
IP clock to SPI 1 configuration register see
80Ch
R
0000 0001h
CLK_STAT_SPI1
IP clock to SPI 1 status register
810h
R/W
0000 0001h
CLK_CFG_SPI2
IP clock to SPI 2 configuration register see
814h
R
0000 0001h
CLK_STAT_SPI2
IP clock to SPI 2 status register
900h
R/W
0000 0001h
CLK_CFG_TMR0
IP clock to Timer 0 configuration
register
904h
R
0000 0001h
CLK_STAT_TMR0
IP clock to Timer 0 status register
908h
R/W
0000 0001h
CLK_CFG_TMR1
IP clock to Timer 1 configuration
register
90Ch
R
0000 0001h
CLK_STAT_TMR1
IP clock to Timer 1 status register
910h
R/W
0000 0001h
CLK_CFG_TMR2
IP clock to Timer 2 configuration
register
914h
R
0000 0001h
CLK_STAT_TMR2
IP clock to Timer 2 status register
918h
R/W
0000 0001h
CLK_CFG_TMR3
IP clock to Timer 3 configuration
register
91Ch
R
0000 0001h
CLK_STAT_TMR3
IP clock to Timer 3 status register
A00h
R/W
0000 0001h
CLK_CFG_ADC0
IP clock to ADC 0 status register
see
A04h
R
0000 0001h
CLK_STAT_ADC0
IP clock to ADC 0 status register
A08h
R/W
0000 0001h
CLK_CFG_ADC1
IP clock to ADC 1 status register
see
A0Ch
R
0000 0001h
CLK_STAT_ADC1
IP clock to ADC 1 status register
see
A10h
R/W
0000 0001h
CLK_CFG_ADC2
IP clock to ADC 2 configuration
register
A14h
R
0000 0001h
CLK_STAT_ADC2
IP clock to ADC 2 status register
B00h
R/W
0000 0001h
CLK_CFG_TSSHELL
IP clock to test clock configuration
register.
Remark:
This is an internal clock
used for testing only. It is running at
start-up and should be disabled for
power-down mode using this register.
B04h
R
0000 0001h
CLK_STAT_TSSHELL
IP clock to test clock status register
C00h
R/W
0000 0001h
CLK_CFG_USB_I2C
IP clock to USB I2C configuration
register
Table 50.
PMU register overview (base address: FFFF A000h)
…continued
Address
offset
Access
Reset value
Name
Description
Reference