DR
AFT
DR
AFT
DRAFT
DR
D
RAFT
DRAFT
DRA
FT DRAF
D
RAFT DRAFT DRAFT DRAFT DRAFT D
DRAFT
D
RAFT DRA
FT DRAFT DRAFT DRAFT DRA
UM10316_0
© NXP B.V. 2008. All rights reserved.
User manual
Rev. 00.06 — 17 December 2008
113 of 571
NXP Semiconductors
UM10316
Chapter 11: LPC29xx pin configuration
P2[27]/CAP0[3]/
MAT0[3]/EI7
28
GPIO 2, pin 27
TIMER0 CAP3
TIMER0 MAT3
EXTINT7
P1[27]/CAP1[2]/
TRAP2/
PMAT3[3]
29
GPIO 1, pin 27
TIMER1 CAP2, ADC2
EXT START
PWM TRAP2
PWM3 MAT3
P1[26]/
PMAT2[0]/
TRAP3/
PMAT3[2]
30
GPIO 1, pin 26
PWM2 MAT0
PWM TRAP3
PWM3 MAT2
V
DD(IO)
31
3.3 V power supply for I/O
P1[25]/
PMAT1[0]/
PMAT3[1]
32
GPIO 1, pin 25
PWM1 MAT0
-
PWM3 MAT1
P1[24]/
PMAT0[0]/
PMAT3[0]
33
GPIO 1, pin 24
PWM0 MAT0
-
PWM3 MAT0
P1[23]/
RXD0/CS5
34
GPIO 1, pin 23
UART0 RXD
-
EXTBUS CS5
P1[22]/TXD0/
CS4
35
GPIO 1, pin 22
UART0 TXD
-
EXTBUS CS4
TMS
36
IEEE 1149.1 test mode select, pulled up internally
TCK
37
IEEE 1149.1 test clock
P1[21]/CAP3[3]/
CAP1[3]/D7
38
GPIO 1, pin 21
TIMER3 CAP3
TIMER1 CAP3,
MSCSS PAUSE
EXTBUS D7
P1[20]/CAP3[2]/
SCS0[1]/D6
39
GPIO 1, pin 20
TIMER3 CAP2
SPI0 SCS1
EXTBUS D6
P1[19]/CAP3[1]/
SCS0[2]/D5
40
GPIO 1, pin 19
TIMER3 CAP1
SPI0 SCS2
EXTBUS D5
P1[18]/CAP3[0]/
SDO0/D4
41
GPIO 1, pin 18
TIMER3 CAP0
SPI0 SDO
EXTBUS D4
P1[17]/CAP2[3]/
SDI0/D3
42
GPIO 1, pin 17
TIMER2 CAP3
SPI0 SDI
EXTBUS D3
V
SS(IO)
43
ground for I/O
P1[16]/CAP2[2]/
SCK0/D2
44
GPIO 1, pin 16
TIMER2 CAP2
SPI0 SCK
EXTBUS D2
P2[0]/MAT2[0]/
TRAP3/D8
45
GPIO 2, pin 0
TIMER2 MAT0
PWM TRAP3
EXTBUS D8
P2[1]/MAT2[1]/
TRAP2/D9
46
GPIO 2, pin 1
TIMER2 MAT1
PWM TRAP2
EXTBUS D9
P3[10]/SDI2/
PMAT1[4]
47
GPIO 3, pin 10
SPI2 SDI
PWM1 MAT4
-
P3[11]/SCK2/
PMAT1[5]
48
GPIO 3, pin 11
SPI2 SCK
PWM1 MAT5
-
P1[15]/CAP2[1]/
SCS0[0]/D1
49
GPIO 1, pin 15
TIMER2 CAP1
SPI0 SCS0
EXTBUS D1
Table 100. LPC2917/19/01 LQFP144 pin assignment
…continued
Pin name
Pin
Description
Default function
Function 1
Function 2
Function 3