DR
AFT
DR
AFT
DRAFT
DR
D
RAFT
DRAFT
DRA
FT DRAF
D
RAFT DRAFT DRAFT DRAFT DRAFT D
DRAFT
D
RAFT DRA
FT DRAFT DRAFT DRAFT DRA
UM10316_0
© NXP B.V. 2008. All rights reserved.
User manual
Rev. 00.06 — 17 December 2008
551 of 571
continued >>
NXP Semiconductors
UM10316
Chapter 32: LPC29xx Supplementary information
Table 187.USB Interrupt Status register - (USBIntSt -
address 0xE01F C1) bit description . . . . . . . .220
Table 188.OTG Interrupt Status register (OTGIntSt - address
0xE01F C100) bit description . . . . . . . . . . . . .221
Table 189.OTG Status Control register (OTGStCtrl - address
0xE010 C110) bit description . . . . . . . . . . . . .222
Table 190.OTG Timer register (OTGTmr - address
0xE010 C114) bit description . . . . . . . . . . . . .222
Table 191.OTG_clock_control register (OTG_clock_control -
address 0xE010 CFF4) bit description . . . . . .223
Table 192.OTG_clock_status register (OTGClkSt - address
0xE010 CFF8) bit description . . . . . . . . . . . . .223
Table 193.I2C Receive register (I2C_RX - address
0xE010 C300) bit description . . . . . . . . . . . . .224
Table 194.I2C Transmit register (I2C_TX - address
0xE010 C300) bit description . . . . . . . . . . . . .224
Table 195.I2C status register (I2C_STS - address
0xE010 C304) bit description . . . . . . . . . . . . .225
Table 196.I2C Control register (I2C_CTL - address
0xE010 C308) bit description . . . . . . . . . . . . .226
Table 197.I2C_CLKHI register (I2C_CLKHI - address
0xE010 C30C) bit description . . . . . . . . . . . . .227
Table 198.I2C_CLKLO register (I2C_CLKLO - address
0xE010 C310) bit description . . . . . . . . . . . . .228
Table 199.GPIO ports available. . . . . . . . . . . . . . . . . . . .242
Table 200.General purpose I/O register overview (base
Table 201.PINS register bit description (PINS0 to 5,
Table 202.OR register bit description (OR0 to 5, addresses
Table 203.DR register bit description (DR0 to 5, addresses
Table 204.Timer register overview (base address: E004
Table 205.TCR register bits . . . . . . . . . . . . . . . . . . . . . . 250
Table 206.TC register bits . . . . . . . . . . . . . . . . . . . . . . . 250
Table 207.PR register bit description . . . . . . . . . . . . . . . 251
Table 208.MCR register bits . . . . . . . . . . . . . . . . . . . . . 251
Table 209.EMR register bits . . . . . . . . . . . . . . . . . . . . . 252
Table 210.MR register bits . . . . . . . . . . . . . . . . . . . . . . . 253
Table 211. CCR register bits . . . . . . . . . . . . . . . . . . . . . . 253
Table 212.CR register bits . . . . . . . . . . . . . . . . . . . . . . . 255
Table 213.Timer interrupt sources . . . . . . . . . . . . . . . . . 255
Table 214.SPI register overview (base address: 0xE004
Table 215.SPI_CONFIG register bit description
Table 216.SLV_ENABLE register bit description
Table 217.TX_FIFO_FLUSH register bit description
Table 218.FIFO_DATA register bit description
Table 219.RX_FIFO_POP register bit description
Table 220.RX_FIFO_READMODE register bit description
Table 221.DMA_SETTINGS register bit description
Table 222.SPI status-register bit description (STATUS0/1/2,
addresses: 0xE004 701C (SPI0), 0xE004 801C
(SPI1), 0xE004 901C (SPI2)) . . . . . . . . . . . . 265
Table 223.SLVn_SETTINGS1 register bit description