DR
AFT
DR
AFT
DRAFT
DR
D
RAFT
DRAFT
DRA
FT DRAF
D
RAFT DRAFT DRAFT DRAFT DRAFT D
DRAFT
D
RAFT DRA
FT DRAFT DRAFT DRAFT DRA
UM10316_0
© NXP B.V. 2008. All rights reserved.
User manual
Rev. 00.06 — 17 December 2008
102 of 571
NXP Semiconductors
UM10316
Chapter 9: LPC29xx Vectored Interrupt Controller (VIC)
17
ACTIVE_LOW
R/W
Active-LOW interrupt line. This selects
the polarity of the interrupt request line.
State changing is only possible if the
corresponding write-enable bit has been
set
1
The interrupt request is active LOW
0*
The interrupt request is active HIGH
16
ENABLE
R/W
Enable interrupt request. This controls
interrupt-request processing by the
interrupt controller. State changing is
only possible if the corresponding write-
enable bit has been set
1
The interrupt request may cause an
ARM processor interrupt request if
further conditions become true
0*
The interrupt request is discarded and
will not cause an ARM processor
interrupt
15 to 9
reserved
R
-
Reserved; do not modify. Read as logic
0
8
TARGET
R/W
Interrupt target. This defines the target
of an interrupt request. State changing
is only possible if the corresponding
write-enable bit has been set
1
The target is the IRQ
0*
The target is the FIQ
7 to 4
reserved
R
-
Reserved; do not modify. Read as logic
0
3 to 0
PRIORITY_LEVEL[3:0]
R/W
-
Interrupt priority level. This determines
the priority level of the interrupt request.
State changing is only possible if the
corresponding write-enable bit has been
set. Priority level 0 masks the interrupt
request, so it is ignored. Priority level 1
has the lowest priority and level 15 the
highest
Table 91.
INT_REQUESTn register bit description (INT_REQUEST1 to 56, addresses
0xFFFF F404 to 0xFFFF F4E0).
* = reset value
Bit
Symbol
Access
Value
Description