DR
AFT
DR
AFT
DRAFT
DR
D
RAFT
DRAFT
DRA
FT DRAF
D
RAFT DRAFT DRAFT DRAFT DRAFT D
DRAFT
D
RAFT DRA
FT DRAFT DRAFT DRAFT DRA
UM10316_0
© NXP B.V. 2008. All rights reserved.
User manual
Rev. 00.06 — 17 December 2008
131 of 571
NXP Semiconductors
UM10316
Chapter 11: LPC29xx pin configuration
P1[26]/PMAT2[0]/
TRAP3/PMAT3[2]
43
GPIO 1, pin 26
PWM2 MAT0
PWM TRAP3
PWM3 MAT2
P4[20]/
USB_VBUS2
44
GPIO4, pin 20
USB_VBUS2
V
DD(IO)
45
3.3 V power supply for I/O
P1[25]/PMAT1[0]/
USB_VBUS1/
PMAT3[1]
46
GPIO 1, pin 25
PWM1 MAT0
USB_VBUS1
PWM3 MAT1
V
SS(CORE)
47
ground for core
V
DD(CORE)
48
1.8 V power supply for digital core
P1[24]/PMAT0[0]/
USB_CONNECT1/
PMAT3[0]
49
GPIO 1, pin 24
PWM0 MAT0
USB_CONNECT1 PWM3
MAT0
P1[23]/RXD0/
USB_SSPND1/
CS5
50
GPIO 1, pin 23
UART0 RXD
USB_SSPND1
EXTBUS CS5
P1[22]/TXD0/
USB_UP_LED1/CS4
51
GPIO 1, pin 22
UART0 TXD
USB_UP_LED1
EXTBUS CS4
TMS
52
IEEE 1149.1 test mode select, pulled up internally
TCK
53
IEEE 1149.1 test clock
P1[21]/CAP3[3]/
CAP1[3]/D7
54
GPIO 1, pin 21
TIMER3 CAP3
TIMER1 CAP3,
MSCSS PAUSE
EXTBUS D7
P1[20]/CAP3[2]/
SCS0[1]/D6
55
GPIO 1, pin 20
TIMER3 CAP2
SPI0 SCS1
EXTBUS D6
P1[19]/CAP3[1]/
SCS0[2]/D5
56
GPIO 1, pin 19
TIMER3 CAP1
SPI0 SCS2
EXTBUS D5
P1[18]/CAP3[0]/
SDO0/D4
57
GPIO 1, pin 18
TIMER3 CAP0
SPI0 SDO
EXTBUS D4
P1[17]/CAP2[3]/
SDI0/D3
58
GPIO 1, pin 17
TIMER2 CAP3
SPI0 SDI
EXTBUS D3
V
SS(IO)
59
ground for I/O
P4[4]/A12
60
GPIO 4, pin 4
A12
-
-
P1[16]/CAP2[2]/
SCK0/D2
61
GPIO 1, pin 16
TIMER2 CAP2
SPI0 SCK
EXTBUS D2
P5[4]/D16
62
GPIO 5, pin 4
EXTBUS D16
-
-
P2[0]/MAT2[0]/
TRAP3/D8
63
GPIO 2, pin 0
TIMER2 MAT0
PWM TRAP3
EXTBUS D8
P4[12]/BLS0
64
GPIO 4, pin 12
EXTBUS BLS0
-
-
P2[1]/MAT2[1]/
TRAP2/D9
65
GPIO 2, pin 1
TIMER2 MAT1
PWM TRAP2
EXTBUS D9
P5[12]/D24
66
GPIO 5, pin 24
EXTBUS D24
-
-
V
DD(IO)
67
3.3 V power supply for I/O
P4[1]/A9
68
GPIO 4, pin 1
EXTBUS A9
-
-
Table 103. LPC2930/39 LQFP208 pin assignment
…continued
Pin name
Pin
Description
Function 0
(default)
Function 1
Function 2
Function 3