DR
AFT
DR
AFT
DRAFT
DR
D
RAFT
DRAFT
DRA
FT DRAF
D
RAFT DRAFT DRAFT DRAFT DRAFT D
DRAFT
D
RAFT DRA
FT DRAFT DRAFT DRAFT DRA
UM10316_0
© NXP B.V. 2008. All rights reserved.
User manual
Rev. 00.06 — 17 December 2008
112 of 571
NXP Semiconductors
UM10316
Chapter 11: LPC29xx pin configuration
P0[26]/TXD1/
SDI2
GPIO 0, pin 26
-
UART1 TXD
SPI2 SDI
P0[27]/RXD1/
SCK2
GPIO 0, pin 27
-
UART1 RXD
SPI2 SCK
P0[28]/CAP0[0]/
MAT0[0]
GPIO 0, pin 28
-
TIMER0 CAP0
TIMER0 MAT0
P0[29]/CAP0[1]/
MAT0[1]
GPIO 0, pin 29
-
TIMER0 CAP1
TIMER0 MAT1
V
DD(IO)
9
3.3 V power supply for I/O
P2[22]/SCK2/
PCAP2[2]/D20
10
GPIO 2, pin 22
SPI2 SCK
PWM2 CAP2
EXTBUS D20
P2[23]/SCS1[0]/
PCAP3[0]/D21
11
GPIO 2, pin 23
SPI1 SCS0
PWM3 CAP0
EXTBUS D21
P3[6]/SCS0[3]/
PMAT1[0]/
TXDL1
12
GPIO 3, pin 6
SPI0 SCS3
PWM1 MAT0
LIN1/UART TXD
P3[7]/SCS2[1]/
PMAT1[1]/
RXDL1
13
GPIO 3, pin 7
SPI2 SCS1
PWM1 MAT1
LIN1/UART RXD
P0[30]/CAP0[2]/
MAT0[2]
14
GPIO 0, pin 30
-
TIMER0 CAP2
TIMER0 MAT2
P0[31]/CAP0[3]/
MAT0[3]
15
GPIO 0, pin 31
-
TIMER0 CAP3
TIMER0 MAT3
P2[24]/SCS1[1]/
PCAP3[1]/D22
16
GPIO 2, pin 24
SPI1 SCS1
PWM3 CAP1
EXTBUS D22
P2[25]/SCS1[2]/
PCAP3[2]/D23
17
GPIO 2, pin 25
SPI1 SCS2
PWM3 CAP2
EXTBUS D23
V
DD(CORE)
18
1.8 V power supply for digital core
V
SS(CORE)
19
ground for digital core
P1[31]/CAP0[1]/
MAT0[1]/EI5
20
GPIO 1, pin 31
TIMER0 CAP1
TIMER0 MAT1
EXTINT5
V
SS(IO)
21
ground for I/O
P1[30]/CAP0[0]/
MAT0[0]/EI4
22
GPIO 1, pin 30
TIMER0 CAP0
TIMER0 MAT0
EXTINT4
P3[8]/SCS2[0]/
PMAT1[2]
23
GPIO 3, pin 8
SPI2 SCS0
PWM1 MAT2
-
P3[9]/SDO2/PM
AT1[3]
24
GPIO 3, pin 9
SPI2 SDO
PWM1 MAT3
-
P1[29]/CAP1[0]/
TRAP0/
PMAT3[5]
25
GPIO 1, pin 29
TIMER1 CAP0
PWM TRAP0
PWM3 MAT5
P1[28]/CAP1[1]/
TRAP1/
PMAT3[4]
26
GPIO 1, pin 28
TIMER1 CAP1, ADC1
EXT START
PWM TRAP1
PWM3 MAT4
P2[26]/CAP0[2]/
MAT0[2]/EI6
27
GPIO 2, pin 26
TIMER0 CAP2
TIMER0 MAT2
EXTINT6
Table 100. LPC2917/19/01 LQFP144 pin assignment
…continued
Pin name
Pin
Description
Default function
Function 1
Function 2
Function 3