DR
AFT
DR
AFT
DRAFT
DR
D
RAFT
DRAFT
DRA
FT DRAF
D
RAFT DRAFT DRAFT DRAFT DRAFT D
DRAFT
D
RAFT DRA
FT DRAFT DRAFT DRAFT DRA
UM10316_0
© NXP B.V. 2008. All rights reserved.
User manual
Rev. 00.06 — 17 December 2008
119 of 571
NXP Semiconductors
UM10316
Chapter 11: LPC29xx pin configuration
P1[27]/CAP1[2]/
TRAP2/PMAT3[3]
18
GPIO 1, pin 27
TIMER1 CAP2,
ADC2 EXT START
PWM TRAP2
PWM3 MAT3
P1[26]/PMAT2[0]/
TRAP3/PMAT3[2]
19
GPIO 1, pin 26
PWM2 MAT0
PWM TRAP3
PWM3 MAT2
V
DD(IO)
20
3.3 V power supply for I/O
P1[25]/PMAT1[0]/
USB_VBUS/
PMAT3[1]
21
GPIO 1, pin 25
PWM1 MAT0
USB_VBUS
PWM3 MAT1
P1[24]/PMAT0[0]/
USB_CONNECT/
PMAT3[0]
22
GPIO 1, pin 24
PWM0 MAT0
USB_CONNECT PWM3
MAT0
P1[23]/RXD0
23
GPIO 1, pin 23
UART0 RXD
-
-
P1[22]/TXD0/
USB_UP_LED
24
GPIO 1, pin 22
UART0 TXD
USB_UP_LED
-
TMS
25
IEEE 1149.1 test mode select, pulled up internally
TCK
26
IEEE 1149.1 test clock
P1[21]/CAP3[3]/
CAP1[3]
27
GPIO 1, pin 21
TIMER3 CAP3
TIMER1 CAP3,
MSCSS PAUSE
-
P1[20]/CAP3[2]/
SCS0[1]
28
GPIO 1, pin 20
TIMER3 CAP2
SPI0 SCS1
-
P1[19]/CAP3[1]/
SCS0[2]
29
GPIO 1, pin 19
TIMER3 CAP1
SPI0 SCS2
-
P1[18]/CAP3[0]/
SDO0
30
GPIO 1, pin 18
TIMER3 CAP0
SPI0 SDO
-
P1[17]/CAP2[3]/
SDI0
31
GPIO 1, pin 17
TIMER2 CAP3
SPI0 SDI
-
V
SS(IO)
32
ground for I/O
P1[16]/CAP2[2]/
SCK0
33
GPIO 1, pin 16
TIMER2 CAP2
SPI0 SCK
-
P1[15]/CAP2[1]/
SCS0[0]
34
GPIO 1, pin 15
TIMER2 CAP1
SPI0 SCS0
-
P1[14]/CAP2[0]/
SCS0[3]
35
GPIO 1, pin 14
TIMER2 CAP0
SPI0 SCS3
-
P1[13]/EI3/SCL1
36
GPIO 1, pin 13
EXTINT3
I2C1 SCL
-
P1[12]/EI2/SDA1
37
GPIO 1, pin 12
EXTINT2
I2C1 SDA
-
V
DD(IO)
38
3.3 V power supply for I/O
P1[11]/SCK1/SCL0
39
GPIO 1, pin 11
SPI1 SCK
I2C0 SCL
-
P1[10]/SDI1/SDA0
40
GPIO 1, pin 10
SPI1 SDI
I2C0 SDA
-
V
SS(CORE)
41
ground for digital core
V
DD(CORE)
42
1.8 V power supply for digital core
P1[9]/SDO1
43
GPIO 1, pin 9
SPI1 SDO
-
-
V
SS(IO)
44
ground for I/O
Table 101. LPC2921/23/25 LQFP100 pin assignment
…continued
Pin name
Pin
Description
Function 0 (default)
Function 1
Function 2
Function 3