DR
AFT
DR
AFT
DRAFT
DR
D
RAFT
DRAFT
DRA
FT DRAF
D
RAFT DRAFT DRAFT DRAFT DRAFT D
DRAFT
D
RAFT DRA
FT DRAFT DRAFT DRAFT DRA
UM10316_0
© NXP B.V. 2008. All rights reserved.
User manual
Rev. 00.06 — 17 December 2008
26 of 571
NXP Semiconductors
UM10316
Chapter 3: LPC29xx Clock Generation Unit (CGU)
The structure of the clock path of each clock output is shown in
.
Fig 10. Schematic representation of the CGU0
400 kHz LP_OSC
PLL
FDIV0
EXTERNAL
OSCLLLATOR
FDIV1
FDIV6
OUT 0
OUT 1
OUT 11
clkout
clkout120
clkout240
CLOCK GENERATION UNIT (CGU0)
FREQUENCY MONITOR
CLOCK DETECTION
AHB TO DTL BRIDGE
BASE_SYS_CLK
BASE_ICLK1_CLK
(to CGU1)
OUT 3
BASE_IVNSS_CLK
OUT 2
BASE_PCR_CLK
BASE_SAFE_CLK
FDIV_CONF6
PLL_CONTROL
FDIV_CONF1
FDIV_CONF0
SYS_CLK_
CONF
SAFE_CLK_CONF
PCR_CLK_CONF
LP_OSC
EXT OSC
PLL clk
out
PLL clk
out120
PLL clk
out240
FDIV0
FDIV6
LP_OSC
EXT OSC
PLL clk
out
PLL clk
out120
PLL clk
out240
FDIV0
FDIV6
IVNSS_CLK_CONF
ICLK1_CLK_CONF
FREQ_MON
RDET