DR
AFT
DR
AFT
DRAFT
DR
D
RAFT
DRAFT
DRA
FT DRAF
D
RAFT DRAFT DRAFT DRAFT DRAFT D
DRAFT
D
RAFT DRA
FT DRAFT DRAFT DRAFT DRA
UM10316_0
© NXP B.V. 2008. All rights reserved.
User manual
Rev. 00.06 — 17 December 2008
500 of 571
NXP Semiconductors
UM10316
Chapter 28: LPC29xx Flash/EEPROM
3.14 EEPROM clock divider register
The EEPROM device(s) require(s) a 375 kHz clock. This clock is generated by dividing
the system bus clock. The clock divider register contains the division factor.
If the division factor is 0 the clock will be IDLE to save power.
Fig 127. Wait states in a write operation
wait state 1
wait state 2
wait state 3
A
WE_N
t
su_a_we_n
t
h_i_we_n
t
hw_we_n
DI
t
su_di_we_n
v
v
v
v
v
BE_N
t
su_be_n_we_n
CS
CL
v
A
INT
VALID DATA
VALID DATA
VALID DATA
VALID DATA
VALID DATA
VALID DATA
DI
INT
BE_N
INT
WE_N
INT