DR
AFT
DR
AFT
DRAFT
DR
D
RAFT
DRAFT
DRA
FT DRAF
D
RAFT DRAFT DRAFT DRAFT DRAFT D
DRAFT
D
RAFT DRA
FT DRAFT DRAFT DRAFT DRA
UM10316_0
© NXP B.V. 2008. All rights reserved.
User manual
Rev. 00.06 — 17 December 2008
33 of 571
NXP Semiconductors
UM10316
Chapter 3: LPC29xx Clock Generation Unit (CGU)
090h
R
0000 0000h
ICLK1_CLK_STATUS
Output-clock status register for
BASE_ICLK0_CLK
094h
R
0000 0000h
UART_CLK_STATUS
Output-clock status register for
BASE_UART_CLK
098h
R/W
0000 0000h
UART_CLK_CONF
Output-clock configuration register for
BASE_UART_CLK
09Ch
R
0000 0000h
SPI_CLK_STATUS
Output-clock status register for
BASE_SPI_CLK
0A0h
R/W
0000 0000h
SPI_CLK_CONF
Output-clock configuration register for
BASE_SPI_CLK
0A4h
R
0000 0000h
TMR_CLK_STATUS
Output-clock status register for
BASE_TMR_CLK
0A8h
R/W
0000 0000h
TMR_CLK_CONF
Output-clock configuration register for
BASE_TMR_CLK
0ACh
R
0000 0000h
ADC_CLK_STATUS
Output-clock status register for
BASE_ADC_CLK
0B0h
R/W
0000 0000h
ADC_CLK_CONF
Output-clock configuration register for
BASE_ADC_CLK
0B4h
R
0000 0000h
-
reserved
-
0B8h
R/W
0000 0000h
-
reserved
-
0BCh
R/W
0000 0000h
ICLK1_CLK_CONF
Output-clock configuration register for
BASE_ICLK1_CLK
0C0h
R
0000 0000h
ICLK1_CLK_STATUS
Output-clock status register for
BASE_ICLK1_CLK
FD8h
W
0000 0000h
INT_CLR_ENABLE
Interrupt clear-enable register
see
FDCh
W
0000 0000h
INT_SET_ENABLE
Interrupt set-enable register
see
FE0h
R
0000 0FE3h
INT_STATUS
Interrupt status register
see
FE4h
R
0000 0000h
INT_ENABLE
interrupt enable register
see
FE8h
W
0000 0000h
INT_CLR_STATUS
Interrupt clear-status register
see
FECh
W
0000 0000h
INT_SET_STATUS
Interrupt set-status register
see
FF0h
R
-
reserved
Reserved
-
FF4h
R/W
0000 0000h
BUS_DISABLE
Bus disable register
FF8h
R
-
reserved
Reserved
-
FFCh
R
A0A8 1000h
reserved
Reserved
-
Table 13.
CGU0 register overview (CGU0 base address: 0xFFFF 8000)
…continued
Address
offset
Access
Reset value
Name
Description
Reference