DR
AFT
DR
AFT
DRAFT
DR
D
RAFT
DRAFT
DRA
FT DRAF
D
RAFT DRAFT DRAFT DRAFT DRAFT D
DRAFT
D
RAFT DRA
FT DRAFT DRAFT DRAFT DRA
UM10316_0
© NXP B.V. 2008. All rights reserved.
User manual
Rev. 00.06 — 17 December 2008
129 of 571
NXP Semiconductors
UM10316
Chapter 11: LPC29xx pin configuration
5.
LPC2930/30 pin configuration
The LPC2930/29 uses five ports: port 0 and port 1 with 32 pins, ports 2 with 28 pins each,
port 3 with 16 pins, port 4 with 24 pins, and port 5 with 20 pins. The pin to which each
function is assigned is controlled by the SFSP registers in the SCU. The functions
combined on each port pin are shown in the pin description tables in this section.
Fig 30. Pin configuration for LQFP208 package
LPC2939FBD208
156
53
10
4
208
15
7
105
1
52
002aae253
Table 103. LPC2930/39 LQFP208 pin assignment
Pin name
Pin
Description
Function 0
(default)
Function 1
Function 2
Function 3
TDO
IEEE 1149.1 test data out
P2[21]SDI2/
PCAP2[1]/D19
GPIO 2, pin 21
SPI2 SDI
PWM2 CAP1
EXTBUS D19
P0[24]/TXD1/
TXDC1/SCS2[0]
GPIO 0, pin 24
UART1 TXD
CAN1 TXD
SPI2 SCS0
P0[25]/RXD1/
RXDC1/SDO2
GPIO 0, pin 25
UART1 RXD
CAN1 RXD
SPI2 SDO
P0[26]/TXD1/SDI2
GPIO 0, pin 26
-
UART1 TXD
SPI2 SDI
P0[27]/RXD1/SCK2
GPIO 0, pin 27
-
UART1 RXD
SPI2 SCK
P0[28]/CAP0[0]/
MAT0[0]
GPIO 0, pin 28
-
TIMER0 CAP0
TIMER0 MAT0
P0[29]/CAP0[1]/
MAT0[1]
GPIO 0, pin 29
-
TIMER0 CAP1
TIMER0 MAT1
V
DD(IO)
9
3.3 V power supply for I/O
P2[22]/SCK2/
PCAP2[2]/D20
10
GPIO 2, pin 22
SPI2 SCK
PWM2 CAP2
EXTBUS D20
P2[23]/SCS1[0]/
PCAP3[0]/D21
11
GPIO 2, pin 23
SPI1 SCS0
PWM3 CAP0
EXTBUS D21
P3[6]/SCS0[3]/
PMAT1[0]/TXDL1
12
GPIO 3, pin 6
SPI0 SCS3
PWM1 MAT0
LIN1/UART TXD
P3[7]/SCS2[1]/
PMAT1[1]/RXDL1
13
GPIO 3, pin 7
SPI2 SCS1
PWM1 MAT1
LIN1/UART RXD
P0[30]/CAP0[2]/
MAT0[2]
14
GPIO 0, pin 30
-
TIMER0 CAP2
TIMER0 MAT2