DR
AFT
DR
AFT
DRAFT
DR
D
RAFT
DRAFT
DRA
FT DRAF
D
RAFT DRAFT DRAFT DRAFT DRAFT D
DRAFT
D
RAFT DRA
FT DRAFT DRAFT DRAFT DRA
UM10316_0
© NXP B.V. 2008. All rights reserved.
User manual
Rev. 00.06 — 17 December 2008
118 of 571
NXP Semiconductors
UM10316
Chapter 11: LPC29xx pin configuration
3.
LPC2921/23/25 pin configuration
The LPC2921/23/25 uses three ports: port 1 with 32 pins, port 1 with 28 pins, and port 5
with 2 pins. Ports 4/3/2 are not used. The pin to which each function is assigned is
controlled by the SFSP registers in the SCU. The functions combined on each port pin are
shown in the pin description tables in this section.
Fig 28. Pin configuration for SOT407-1 (LQFP100)
LPC2921FBD100
LPC2923FBD100
LPC2925FBD100
75
26
50
100
76
51
1
25
002aae242
Table 101. LPC2921/23/25 LQFP100 pin assignment
Pin name
Pin
Description
Function 0 (default)
Function 1
Function 2
Function 3
TDO
IEEE 1149.1 test data out
P0[24]/TXD1/
TXDC1/SCS2[0]
GPIO 0, pin 24
UART1 TXD
CAN1 TXD
SPI2 SCS0
P0[25]/RXD1/
RXDC1/SDO2
GPIO 0, pin 25
UART1 RXD
CAN1 RXD
SPI2 SDO
P0[26]/TXD1/SDI2
GPIO 0, pin 26
-
UART1 TXD
SPI2 SDI
P0[27]/RXD1/SCK2
GPIO 0, pin 27
-
UART1 RXD
SPI2 SCK
P0[28]/CAP0[0]/
MAT0[0]
GPIO 0, pin 28
-
TIMER0 CAP0
TIMER0 MAT0
P0[29]/CAP0[1]/
MAT0[1]
GPIO 0, pin 29
-
TIMER0 CAP1
TIMER0 MAT1
V
DD(IO)
8
3.3 V power supply for I/O
P0[30]/CAP0[2]/
MAT0[2]
GPIO 0, pin 30
-
TIMER0 CAP2
TIMER0 MAT2
P0[31]/CAP0[3]/
MAT0[3]
10
GPIO 0, pin 31
-
TIMER0 CAP3
TIMER0 MAT3
V
SS(IO)
11
ground for I/O
P5[19]/USB_D+
12
GPIO 5, pin 19
USB_D+
-
-
P5[18]/USB_D
−
13
GPIO 5, pin 18
USB_D
−
-
-
V
DD(IO)
14
3.3 V power supply for I/O
V
DD(CORE)
15
1.8 V power supply for digital core
V
SS(CORE)
16
ground for core
V
SS(IO)
17
ground for I/O