DR
AFT
DR
AFT
DRAFT
DR
D
RAFT
DRAFT
DRA
FT DRAF
D
RAFT DRAFT DRAFT DRAFT DRAFT D
DRAFT
D
RAFT DRA
FT DRAFT DRAFT DRAFT DRA
UM10316_0
© NXP B.V. 2008. All rights reserved.
User manual
Rev. 00.06 — 17 December 2008
120 of 571
NXP Semiconductors
UM10316
Chapter 11: LPC29xx pin configuration
P1[8]/SCS1[0]/
TXDL1/CS0
45
GPIO 1, pin 8
SPI1 SCS0
-
-
P1[7]/SCS1[3]/RXD1
46
GPIO 1, pin 7
SPI1 SCS3
UART1 RXD
-
P1[6]/SCS1[2]/TXD1
47
GPIO 1, pin 6
SPI1 SCS2
UART1 TXD
-
P1[5]/SCS1[1]/
PMAT3[5]
48
GPIO 1, pin 5
SPI1 SCS1
PWM3 MAT5
-
P1[4]/SCS2[2]/
PMAT3[4]
49
GPIO 1, pin 4
SPI2 SCS2
PWM3 MAT4
-
TRST_N
50
IEEE 1149.1 test reset NOT; active LOW; pulled up internally
RST_N
51
asynchronous device reset; active LOW; pulled up internally
V
SS(OSC)
52
ground for oscillator
XOUT_OSC
53
crystal out for oscillator
XIN_OSC
54
crystal in for oscillator
V
DD(OSC)
55
1.8 V supply for oscillator.
V
SS(PLL)
56
ground for PLL
V
DD(IO)
57
3.3 V power supply for I/O
P1[3]/SCS2[1]/
PMAT3[3]
58
GPIO 1, pin 3
SPI2 SCS1
PWM3 MAT3
-
P1[2]/SCS2[3]/
PMAT3[2]
59
GPIO 1, pin 2
SPI2 SCS3
PWM3 MAT2
-
P1[1]/EI1/PMAT3[1]
60
GPIO 1, pin 1
EXTINT1
PWM3 MAT1
-
V
SS(CORE)
61
ground for digital core
V
DD(CORE)
62
1.8 V power supply for digital core
P1[0]/EI0/PMAT3[0]
63
GPIO 1, pin 0
EXTINT0
PWM3 MAT0
-
P0[0]/PHB0/
TXDC0/D24
64
GPIO 0, pin 0
QEI0 PHB
CAN0 TXD
-
V
SS(IO)
65
ground for I/O
P0[1]/PHA0/RXDC0
66
GPIO 0, pin 1
QEI0 PHA
CAN0 RXD
-
P0[2]/CLK_OUT/
PMAT0[0]
67
GPIO 0, pin 2
CLK_OUT
PWM0 MAT0
-
P0[3]/USB_UP_LED/
PMAT0[1]
68
GPIO 0, pin 3
USB_UP_LED
PWM0 MAT1
-
P0[4]/PMAT0[2]
69
GPIO 0, pin 4
-
PWM0 MAT2
-
P0[5]/PMAT0[3]
70
GPIO 0, pin 5
-
PWM0 MAT3
-
V
DD(IO)
71
3.3 V power supply for I/O
P0[6]/PMAT0[4]
72
GPIO 0, pin 6
-
PWM0 MAT4
-
P0[7]/PMAT0[5]
73
GPIO 0, pin 7
-
PWM0 MAT5
-
V
DDA(ADC3V3)
74
3.3 V power supply for ADC
JTAGSEL
75
TAP controller select input; LOW-level selects the ARM debug mode; HIGH-level selects
boundary scan and flash programming; pulled up internally.
n.c.
76
not connected to a function, must be tied to 3.3 V power supply for ADC V
DDA(ADC3V3)
.
VREFP
77
HIGH reference for ADC
Table 101. LPC2921/23/25 LQFP100 pin assignment
…continued
Pin name
Pin
Description
Function 0 (default)
Function 1
Function 2
Function 3