DR
AFT
DR
AFT
DRAFT
DR
D
RAFT
DRAFT
DRA
FT DRAF
D
RAFT DRAFT DRAFT DRAFT DRAFT D
DRAFT
D
RAFT DRA
FT DRAFT DRAFT DRAFT DRA
UM10316_0
© NXP B.V. 2008. All rights reserved.
User manual
Rev. 00.06 — 17 December 2008
344 of 571
NXP Semiconductors
UM10316
Chapter 21: LPC29xx CAN 0/1
10.12 CAN controller central receive-status register
The CAN controller central receive-status register CCCRS provides bundled access to the
reception status of all CAN controllers. The status flags are the same as those in the
status register of the corresponding CAN controller.
The CCCRS register is read only.
shows the bit assignment of the CCCRS
register.
[1]
This bit is unchanged if a FullCAN message is received.
10.13 CAN controller central miscellaneous-status register
The CAN controller central miscellaneous-status register CCCMS provides bundled
access to the bus and error status of all the CAN controllers. The status flags are the
same as those in the status register of the corresponding CAN controller.
The CCCMS register is read only.
shows the bit assignment of the CCCMS
register.
Table 296. CAN controller central receive-status register bit description
* = reset value
Bit
Symbol
Access
Value
Description
31 to 18 reserved
R
-
Reserved; do not modify. Read as logic 0
17
R
CAN controller 1 data-overrun status
1
Received message was lost due to slow read-out
of the preceding message
0*
16
R
CAN controller 0 data-overrun status
1
Received message was lost due to slow read-out
of the preceding message
0*
15 to 10 reserved
R
-
Reserved; do not modify. Read as logic 0
9
RBS1
R
CAN controller 1 receive-buffer status
1
Receive buffers contain a received message
0*
8
RBS0
R
CAN controller 0 receive-buffer status
1
Receive buffers contain a received message
0*
7 to 2
reserved
R
-
Reserved; do not modify. Read as logic 0
1
RS1
R
CAN controller 1 receive status
1*
A message is being received
0
RS0
R
CAN controller 0 receive status
1*
A message is being received