DR
AFT
DR
AFT
DRAFT
DR
D
RAFT
DRAFT
DRA
FT DRAF
D
RAFT DRAFT DRAFT DRAFT DRAFT D
DRAFT
D
RAFT DRA
FT DRAFT DRAFT DRAFT DRA
UM10316_0
© NXP B.V. 2008. All rights reserved.
User manual
Rev. 00.06 — 17 December 2008
328 of 571
NXP Semiconductors
UM10316
Chapter 21: LPC29xx CAN 0/1
[1]
t
seg2
= t
scl
×
(TSEG2 + 1)
[2]
t
seg1
= t
scl
×
(TSEG1 + 1)
[3]
t
sjw
= t
scl
×
(SJW + 1)
[4]
9.7 CAN controller error-warning limit register
The CAN controller error-warning limit register CCEWL sets a limit to the transmit or
receive errors at which an interrupt can occur. This register is only writable in soft-reset
mode.
shows the bit assignment of the CCEWL register.
13 to 10
reserved
R
-
Reserved; do not modify. Read as logic 0
9 to 0
BRP[9:0]
R/W
Baud-rate prescaler. This derives the CAN
clock tscl from the BASE_IVNSS_CLK
(branch clocks to the CAN controller:
CLK_IVNSS_CANC*)
000h*
Table 273. CAN controller bust timing register bit description (CCBT, address 0xE008 0014
(CAN0) and 0xE008 1014 (CAN1))
…continued
* = reset value
Bit
Symbol
Access
Value
Description
t
scl
BRP
1
+
f
CLK
_CAN
-----------------------
=
Table 274. CAN controller error-warning limit register bit description (CCEWL, address
0xE008 0018 (CAN0) and 0xE008 1018 (CAN1))
* = reset value
Bit
Symbol
Access
Value
Description
31 to 8
reserved
R
-
Reserved; do not modify. Read as logic 0
7 to 0
EWL[7:0]
R/W
Error warning limit. During CAN operation this
value is compared with both the transmit and
receive error counters, and if either counter
matches the value the error status bit is set
60h*