DR
AFT
DR
AFT
DRAFT
DR
D
RAFT
DRAFT
DRA
FT DRAF
D
RAFT DRAFT DRAFT DRAFT DRAFT D
DRAFT
D
RAFT DRA
FT DRAFT DRAFT DRAFT DRA
UM10316_0
© NXP B.V. 2008. All rights reserved.
User manual
Rev. 00.06 — 17 December 2008
367 of 571
NXP Semiconductors
UM10316
Chapter 22: LPC29xx LIN 0/1
4.3 LIN master-controller command register
The LIN master-controller command register LCMD initiates a LIN message transmission.
shows the bit assignment of the LCMD register.
Table 305. LIN master-controller configuration register bit description
* = reset value
Bit
Symbol
Access
Value
Description
31 to 8
reserved
R
-
Reserved; do not modify. Read as logic 0
7
SWPA
R/W
Software ID parity
1
Software-generated ID parity from the message
buffer is used to send onto the LIN bus
0*
Only the hardware-generated parity is used to
send onto the LIN bus
6
SWCS
R/W
Software checksum
1
Checksum is generated by software
0*
Checksum is generated by hardware
5
reserved
R
-
Reserved; do not modify. Read as logic 0
4 and 3
IBS[1:0]
R/W
Inter-byte space length. This is inserted during
transmission
00*
0 bits inter-byte space length
01
1 bit inter-byte space length
10
2 bits inter-byte space length
11
3 bits inter-byte space length
2 to 0
SBL[2:0]
R/W
Synch-break logic 0 length. Writing a value of
7h will always read as 6h
000*
10 bits sync-break length
001
11 bits sync-break length
010
12 bits sync-break length
011
13 bits sync-break length
100
14 bits sync-break length
101
15 bits sync-break length
110
16 bits sync-break length
111
17 bits sync-break length
Table 306. LIN master-controller command register register bit description
* = reset value
Bit
Symbol
Access
Value
Description
31 to 8
reserved
R
-
Reserved; do not modify. Read as logic 0
7
SSB
R/W
Send sync break
1
A sync break is sent onto the LIN bus. This bit is
cleared automatically
0*
6 to 1
reserved
R
-
Reserved; do not modify. Read as logic 0