DR
AFT
DR
AFT
DRAFT
DR
D
RAFT
DRAFT
DRA
FT DRAF
D
RAFT DRAFT DRAFT DRAFT DRAFT D
DRAFT
D
RAFT DRA
FT DRAFT DRAFT DRAFT DRA
UM10316_0
© NXP B.V. 2008. All rights reserved.
User manual
Rev. 00.06 — 17 December 2008
492 of 571
NXP Semiconductors
UM10316
Chapter 28: LPC29xx Flash/EEPROM
3.4 Flash bridge wait-states register
The flash bridge wait-states register (FBWST) controls the number of wait-states inserted
for flash-read transfers. This register also controls the second buffer line for asynchronous
reading.
To eliminate the delay associated with synchronizing flash-read data, a predefined
number of wait-states must be programmed. These depend on flash-memory response
time and system clock period. The minimum wait-states value can be calculated with the
following formulas where t
acc(clk)
= clock access time, t
clk(sys)
= system clock period and
t
acc(addr)
= address access time (see
for further details):
Synchronous reading:
13:1
2
R/W
0
FS_HVSS(1:0)
FS_HVSS(1:0) selects which internal signal will be on pin
DCM
000 enppsc
001 enpndc
010 enppdc
011 hvonn
100 hvonp
101 go
110 f_RY
111 reserved
11
R/W
0
F_FAS
Connected to FLASH memory pin FAS
10
R/W
0
F_FOG
Connected to FLASH memory pin FOG
9
R/W
0
F_FEG
Connected to FLASH memory pin FEG
8
R/W
0
F_DAW
Connected to FLASH memory pin DAW
7
R/W
0
F_SOW
Connected to FLASH memory pin SOW
6
R/W
0
F_SEW
Connected to FLASH memory pin SEW
5
R/W
0
F_DCT
Connected to FLASH memory pin DCT
4
R/W
0
F_MSS
Connected to FLASH memory pin MSS
3
R/W
0
FS_INVCKB
Select inverse
checkerboard
check
Max. one of these bits shall be
asserted. With no bits asserted, the
all 1 check is selected.
FS_CHECK_EN (bit 27) must be
set to enable these checks.
Checks only work in production test
(test_1 = 1)
FSTAT bit 7 (end of chain3) shows
the result of the test with the
selected pattern as expectation.
2
R/W
0
FS_CKB
Select
checkerboard
check
1
R/W
0
FS_ALL0
Select all 0 check
0
R/W
0
FS_ALL1
Select all 1 check
Table 417. FTCTR - FLASH test control register (FTCTR, address 0x2020 000C)
Bits Acce
ss
Reset
value
Field name
Description
WST
t
acc clk
(
)
t
t
tclk sys
(
)
------------------
>
1
–