DR
AFT
DR
AFT
DRAFT
DR
D
RAFT
DRAFT
DRA
FT DRAF
D
RAFT DRAFT DRAFT DRAFT DRAFT D
DRAFT
D
RAFT DRA
FT DRAFT DRAFT DRAFT DRA
UM10316_0
© NXP B.V. 2008. All rights reserved.
User manual
Rev. 00.06 — 17 December 2008
301 of 571
NXP Semiconductors
UM10316
Chapter 20: LPC29xx WatchDog Timer (WDT)
4.7 Watchdog interrupt bit description
gives the interrupts for the Watchdog subsystem. The first column gives the
bit number in the interrupt registers. For a general explanation of the interrupt concept and
a description of the registers see
.
Table 257. WD_DEBUG register bit description (WD_DEBUG, address: 0xE004 0040)
* = reset value
Bit
Variable name
Access
Value
Description
31 to 1
WD_KEY
R/W
Protection key, see above. Writes to the
WD_DEBUG register are ignored if a value
other than the Watchdog key value
(WD_KEY_VAL) 251D 8950h* is written to this
field, read as logic 0
0000
0000h*
0
WD_RST_DIS
R/W
1
Disables generation of a reset on Watchdog
time-out. This feature is used for debug
purposes only
0*
Table 258. Watchdog interrupt sources
Register
bit
Interrupt source
Description
31 to 9
unused
Unused
8
WD
Watchdog timer
7 to 0
unused
Unused