DR
AFT
DR
AFT
DRAFT
DR
D
RAFT
DRAFT
DRA
FT DRAF
D
RAFT DRAFT DRAFT DRAFT DRAFT D
DRAFT
D
RAFT DRA
FT DRAFT DRAFT DRAFT DRA
UM10316_0
© NXP B.V. 2008. All rights reserved.
User manual
Rev. 00.06 — 17 December 2008
31 of 571
NXP Semiconductors
UM10316
Chapter 3: LPC29xx Clock Generation Unit (CGU)
5.
CGU register overview
The CGU registers are shown in
.
The clock-generation unit registers have an offset to the base address CGU RegBase
which can be found in the memory map (see
).
Remark:
Any clock-frequency adjustment has a direct impact on the timing of on-board
peripherals such as the UARTs, SPI, Watchdog, timers, CAN controller, LIN master
controller, ADCs, and flash memory interface.
Fig 14. Block diagram of the CGU1
PLL
FDIV0
OUT 0
OUT 2
clkout
clkout120
clkout240
CLOCK GENERATION UNIT
(CGU1)
AHB TO DTL BRIDGE
BASE_USB_CLK
BASE_OUT_CLK
OUT 1
BASE_USB_I2C_CLK
BASE_ICLK1_CLK
BASE_ICLK0_CLK
FDIV_CONF0
PLL_CONTROL
USB_CLK_CONF
USB_I2C_CLK_CONF
OUT_CLK_CONF
FREQUENCY MONITOR
CLOCK DETECTION
BASE_ICLK0_CLK
BASE_ICLK1_CLK
BASE_ICLK0_CLK
BASE_ICLK1_CLK
PLL clk
out
PLL clk
out120
PLL clk
out240
FDIV0
PLL clk
out
PLL clk
out120
PLL clk
out240
FDIV0
FREQ_MON
RDET
Table 13.
CGU0 register overview (CGU0 base address: 0xFFFF 8000)
Address
offset
Access
Reset value
Name
Description
Reference
000h
R
7100 0011h
reserved
Reserved
-
004h
R
0000 0000h
reserved
Reserved
-
008h
R
0C00 0000h
reserved
Reserved
-