DR
AFT
DR
AFT
DRAFT
DR
D
RAFT
DRAFT
DRA
FT DRAF
D
RAFT DRAFT DRAFT DRAFT DRAFT D
DRAFT
D
RAFT DRA
FT DRAFT DRAFT DRAFT DRA
UM10316_0
© NXP B.V. 2008. All rights reserved.
User manual
Rev. 00.06 — 17 December 2008
65 of 571
NXP Semiconductors
UM10316
Chapter 5: LPC29xx Power Management Unit (PMU)
228h
R/W
0000 0001h
CLK_CFG_RAM1
AHB clock to embedded memory
controller 1 configuration register
22Ch
R
0000 0001h
CLK_STAT_RAM1
AHB clock to embedded memory
controller 1 status register
230h
R/W
0000 0001h
CLK_CFG_SMC
AHB clock to Static Memory Controller
configuration register
234h
R
0000 0001h
CLK_STAT_SMC
AHB clock to Static Memory Controller
status register
238h
R/W
0000 0001h
CLK_CFG_GESS
AHB/APB clock to GeSS module
configuration register
23Ch
R
0000 0001h
CLK_STAT_GESS
AHB/APB clock to GeSS module
status register
240h
R/W
0000 0001h
CLK_CFG_VIC
AHB/DTL clock to interrupt controller
configuration register
244h
R
0000 0001h
CLK_STAT_VIC
AHB/DTL clock to interrupt controller
status register
248h
R/W
0000 0001h
CLK_CFG_PESS
AHB/APB clock to PeSS module
configuration register
24Ch
R
0000 0001h
CLK_STAT_PESS
AHB/APB clock to PeSS module
status register
250h
R/W
0000 0001h
CLK_CFG_GPIO0
APB clock to General-Purpose I/O 0
configuration register
254h
R
0000 0001h
CLK_STAT_GPIO0
APB clock to General-Purpose I/O 0
status register
258h
R/W
0000 0001h
CLK_CFG_GPIO1
APB clock to General-Purpose I/O 1
configuration register
25Ch
R
0000 0001h
CLK_STAT_GPIO1
APB clock to General-Purpose I/O 1
status register
260h
R/W
0000 0001h
CLK_CFG_GPIO2
APB clock to General-Purpose I/O 2
configuration register
264h
R
0000 0001h
CLK_STAT_GPIO2
APB clock to General-Purpose I/O 2
status register
268h
R/W
0000 0001h
CLK_CFG_GPIO3
APB clock to General-Purpose I/O 3
status register
26Ch
R
0000 0001h
CLK_STAT_GPIO3
APB clock to General-Purpose I/O 3
status register
270h
R/W
0000 0001h
CLK_CFG_IVNSS_A
AHB clock to IVNSS module-
configuration register
274h
R
0000 0001h
CLK_STAT_IVNSS_A
AHB clock to IVNSS module-status
register
278h
R/W
0000 0001h
CLK_CFG_MSCSS_A
AHB/APB clock to MSCSS module-
configuration register
27Ch
R
0000 0001h
CLK_STAT_MSCSS_A
AHB/APB clock to MSCSS module-
status register
280h
R/W
0000 0001h
CLK_CFG_GPIO4
APB clock to General-Purpose I/O 4
status register
Table 50.
PMU register overview (base address: FFFF A000h)
…continued
Address
offset
Access
Reset value
Name
Description
Reference