DR
AFT
DR
AFT
DRAFT
DR
D
RAFT
DRAFT
DRA
FT DRAF
D
RAFT DRAFT DRAFT DRAFT DRAFT D
DRAFT
D
RAFT DRA
FT DRAFT DRAFT DRAFT DRA
UM10316_0
© NXP B.V. 2008. All rights reserved.
User manual
Rev. 00.06 — 17 December 2008
58 of 571
NXP Semiconductors
UM10316
Chapter 4: LPC29xx Reset Generation Unit (RGU)
4.4 RGU reset source registers
The reset source register indicates for each RGU reset output which specific reset input
caused it to go active.
POR reset
Remark:
The POR_RST reset output of the RGU does not have a source register as it
can only be activated by the POR reset module.
RGU reset
The following reset source register description is applicable to the RGU reset output of the
RGU, which is activated by the RST_N input pin or the POR reset, see
. To be
able to detect the source of the next PCR reset the register should be cleared by writing a
1 after read.
PCR reset
The following reset source register description is applicable to the PCR reset output of the
RGU, which is activated by the Watchdog Timer or the RGU reset, see
. To be
able to detect the source of the next PCR reset the register should be cleared by writing a
1 after read.
13
SPI_RST_STAT
R
1*
Current state of SPI_RST
12
TMR_RST_STAT
R
1*
Current state of TMR_RST
11
UART_RST_STAT
R
1*
Current state of UART_RST
10
GPIO_RST_STAT
R
1*
Current state of GPIO_RST
9
PESS_A2V_RST_STAT
R
1*
Current state of PESS_A2V_RST
8
GESS_A2V_RST_STAT
R
1*
Current state of GESS_A2V_RST
7
reserved
R
-
Reserved; do not modify
6
SMC_RST_STAT
R
1*
Current state of SMC_RST
5
EMC_RST_STAT
R
1*
Current state of EMC_RST
4
FMC_RST_STAT
R
1*
Current state of FMC_RST
3 and 2
reserved
R
-
Reserved; do not modify
1
CFID_RST_STAT
R
1*
Current state of CFID_RST
0
SCU_RST_STAT
R
1*
Current state of SCU_RST
Table 41.
RST_ACTIVE_STATUS1 register bit description (RST_ACTIVE_STATUS1, address
0xFFFF 9154)
…continued
* = reset value
Bit
Symbol
Access Value Description
Table 42.
RGU_RST_SRC register bit description (RGU_RST_SRC, address 0xFFFF 9404)
* = reset value
Bit
Symbol
Access
Value Description
31 to 2
reserved
R
-
Reserved; do not modify. Read as logic 0
1
RSTN_PIN
R/W
0*
Reset activated by external input reset
0
POR
R/W
0*
Reset activated by power-on-reset