DR
AFT
DR
AFT
DRAFT
DR
D
RAFT
DRAFT
DRA
FT DRAF
D
RAFT DRAFT DRAFT DRAFT DRAFT D
DRAFT
D
RAFT DRA
FT DRAFT DRAFT DRAFT DRA
UM10316_0
© NXP B.V. 2008. All rights reserved.
User manual
Rev. 00.06 — 17 December 2008
61 of 571
1.
How to read this chapter
The implementation of some branch clocks for power control depends on the peripheral
and memory configuration of each LPC29xx part, see
. All other branch clocks
are available in all LPC29xx parts.
2.
Introduction
The PMU is part of the Power Control and Reset Subsystem (PCRSS) together with the
CGU0/1 (see
) and RGU (see
3.
PMU functional description
UM10316
Chapter 5: LPC29xx Power Management Unit (PMU)
Rev. 00.06 — 17 December 2008
User manual
Table 48.
Branch clocks implemented in LPC29xx (x = CLK_CFG_ or CLK_STAT_)
Part
SRAM
Flash
USB
GPIO
ADC
xRAM0 xRAM1 xFMC
xUSB_CLK
xUSB_
I2C_CLK
xUSB
xGPIO
xADC0,
xADC0_
APB
xADC1,
xADC1_
APB
xADC2,
xADC2_
APB
LPC2917/19/01 yes
yes
yes
no
no
no
0/1/2/3
no
yes
yes
LPC2921/23
yes
no
yes
yes
no
yes
0/1/5
no
yes
yes
LPC2925
yes
yes
yes
yes
no
yes
0/1/5
no
yes
yes
LPC2927/29
yes
yes
yes
yes
yes
yes
0/1/2/3/5
yes
yes
yes
LPC2930
yes
yes
no
yes
yes
yes
0/1/2/3/4/5 yes
yes
yes
LPC2939
yes
yes
yes
yes
yes
yes
0/1/2/3/4/5 yes
yes
yes
Table 49.
Branch clock overview
Legend:
‘1’ Indicates that the related register bit is tied off to logic HIGH, all writes are ignored
‘0’ Indicates that the related register bit is tied off to logic LOW, all writes are ignored
‘+’ Indicates that the related register bit is readable and writable
Base clock
Branch clock name/clock leafs
Implemented switch on/off
mechanism
WAKE-UP
AUTO
RUN
BASE_SAFE_CLK
CLK_SAFE
0
0
1