DR
AFT
DR
AFT
DRAFT
DR
D
RAFT
DRAFT
DRA
FT DRAF
D
RAFT DRAFT DRAFT DRAFT DRAFT D
DRAFT
D
RAFT DRA
FT DRAFT DRAFT DRAFT DRA
UM10316_0
© NXP B.V. 2008. All rights reserved.
User manual
Rev. 00.06 — 17 December 2008
387 of 571
NXP Semiconductors
UM10316
Chapter 23: LPC2xx I2C-interface
Fig 99. I
2
C Bus serial interface block diagram
AP
B BU
S
STATUS REGISTER
CONTROL REGISTER & SCL DUTY
CYCLE REGISTERS
ADDRESS REGISTER
COMPARATOR
SHIFT REGISTER
8
8
ACK
I2ADR
I2DAT
8
16
BIT COUNTER/
ARBITRATION &
SYNC LOGIC
SERIAL CLOCK
GENERATOR
TIMING &
CONTROL
LOGIC
STATUS
DECODER
status
bus
I2CONSET
I2SCLL
I2SCLH
I2CONCLR
interrupt
PCLK
INPUT
FILTER
OUTPUT
STAGE
SCL
INPUT
FILTER
OUTPUT
STAGE
SDA
I2STAT