DR
AFT
DR
AFT
DRAFT
DR
D
RAFT
DRAFT
DRA
FT DRAF
D
RAFT DRAFT DRAFT DRAFT DRAFT D
DRAFT
D
RAFT DRA
FT DRAFT DRAFT DRAFT DRA
UM10316_0
© NXP B.V. 2008. All rights reserved.
User manual
Rev. 00.06 — 17 December 2008
552 of 571
continued >>
NXP Semiconductors
UM10316
Chapter 32: LPC29xx Supplementary information
Table 225.INT_THRESHOLD register bit description
Table 226.SPI interrupt sources . . . . . . . . . . . . . . . . . . .269
Table 227.UART0/1 Pin description . . . . . . . . . . . . . . . .270
Table 228.UART Register Map ( base address 0xE004 5000
(UART0) and 0xE004 6000 (UART1)) . . . . . .272
Table 229.UARTn Receiver Buffer Register (U0RBR -
address 0xE004 5000, U1RBR - 0xE004 6000
when DLAB = 0, Read Only) bit description .274
Table 230.UARTn Transmit Holding Register (U0THR -
address 0xE004 5000, U1THR - 0xE004 6000
when DLAB = 0, Write Only) bit description . .274
Table 231.UARTn Divisor Latch LSB Register (U0DLL -
address 0xE004 5000, U1DLL - 0xE004 6000
when DLAB = 1) bit description . . . . . . . . . . .274
Table 232.UARTn Divisor Latch MSB Register (U0DLM -
address 0xE004 5004, U1DLM - 0xE004 6004
when DLAB = 1) bit description . . . . . . . . . . .275
Table 233.UARTn Interrupt Enable Register (U0IER -
address 0xE004 5004, U1IER - 0xE004 6004
when DLAB = 0) bit description . . . . . . . . . . .275
Table 234.UARTn Interrupt Identification Register (U0IIR -
Table 235.UARTn Interrupt Handling . . . . . . . . . . . . . . .277
Table 236.UARTn FIFO Control Register (U0FCR - address
Table 237.UARTn Line Control Register (U0LCR - address
Table 238:UART0/1 Modem Control Register (U0MCR -
Table 239:Modem status interrupt generation . . . . . . . . .281
Table 240.UARTn Line Status Register (U0LSR - address
Table 241:UARTn Modem Status Register (U0MSR -
Table 242.UARTn Scratch Pad Register (U0SCR - address
Table 243.UARTn Auto-baud Control Register (U0ACR -
Table 244.UARTn Fractional Divider Register (U0FDR -
address 0xE004 5028, U1FDR - 0xE004 6028) bit
description . . . . . . . . . . . . . . . . . . . . . . . . . . . 288
Table 245.Fractional Divider setting look-up table . . . . . 290
Table 246.UARTn Transmit Enable Register (U0TER -
Table 247.UART0 RS485 Control register(U0/2RS485CTRL
- 0xE004 504C/0xE004 604C/ bit description 291
Table 248.UART0 RS485 Address Match register
(U0/1RS485ADRMATCH -
0xE004 50450/0xE004 6050) bit description . 292
Table 249.UART1 RS-485 Delay value register
Table 250.Watchdog programming steps . . . . . . . . . . . . 296
Table 251.Watchdog timer register overview (base address
0xE004 0000). . . . . . . . . . . . . . . . . . . . . . . . . 297
Table 252.WTCR register bit description (WTCR, address:
0xE004 0000) . . . . . . . . . . . . . . . . . . . . . . . . 298
Table 253.TC register bit description (TC, address: 0xE004
0004) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 299
Table 254.PR register bit descritpion (PR, address: 0xE004
0008) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 299
Table 255.WD_KEY register bit description (WD_KEY,
address: 0xE004 0038) . . . . . . . . . . . . . . . . . 300
Table 256.WD_TIMEOUT register bit description . . . . . 300
Table 257.WD_DEBUG register bit description
(WD_DEBUG, address: 0xE004 0040) . . . . . 301
Table 258.Watchdog interrupt sources . . . . . . . . . . . . . . 301
Table 259.CAN ID look-up table memory sections . . . . 307
Table 260.Standard frame-format FullCAN identifier section
Table 261.FullCAN message-object layout . . . . . . . . . . 309
Table 262.Standard frame-format explicit identifier section .
Table 263.SFF group identifier section . . . . . . . . . . . . . 311
Table 264.Extended frame-format explicit identifier section
Table 265.Extended frame-format group identifier section .
Table 266.CAN register overview . . . . . . . . . . . . . . . . . 315
Table 267.CCMODE register bit description (CCMODE,
Table 268.CAN controller command register bit description
(CCCMD, address 0xE008 0004 (CAN0) and
0xE008 1004 (CAN1)) . . . . . . . . . . . . . . . . . . 319
Table 269.CCGS register bit description (CCGS, address
0xE008 0008 (CAN0) and 0xE008 1008 (CAN1))
320