DR
AFT
DR
AFT
DRAFT
DR
D
RAFT
DRAFT
DRA
FT DRAF
D
RAFT DRAFT DRAFT DRAFT DRAFT D
DRAFT
D
RAFT DRA
FT DRAFT DRAFT DRAFT DRA
UM10316_0
© NXP B.V. 2008. All rights reserved.
User manual
Rev. 00.06 — 17 December 2008
87 of 571
NXP Semiconductors
UM10316
Chapter 8: LPC29xx event router
shows the bit assignment of the MASK register.
3.5 Event-enable clear register
The event-enable clear register clears the bits in the event enable register.
shows the bit assignment of the MASK_CLR register.
3.6 Event-enable set register
The event-enable set register sets the bits in the event enable register.
shows the bit assignment of the MASK_SET register.
Table 77.
MASK register bit description
* = reset value
Bit
Symbol
Access
Value
Description
31 to 27 reserved
R
-
Reserved; do not modify. Read as logic 0
26
MASK[26]
R
Event enable
This bit is set by writing a logic 1 to bit 26 in the
MASK_SET register
This bit is cleared by writing a logic 1 to bit 26 in
the MASK_CLR register
1*
:
:
:
:
:
0
MASK[0]
R
Event enable
This bit is set by writing a logic 1 to bit 0 in the
MASK_SET register
This bit is cleared by writing a logic 1 to bit 0 in
the MASK_CLR register
1*
Table 78.
MASK_CLR register bit description
Bit
Symbol
Access
Value
Description
31 to 27 reserved
R
-
Reserved; do not modify. Read as logic 0
26
MASK_CLR[26]
W
1
Bit 26 in the event enable register is cleared
0
Bit 26 in the event enable register is unchanged
:
:
:
:
:
0
MASK_CLR[0]
W
1
Bit 0 in the event enable register is cleared
0
Bit 0 in the event enable register is unchanged
Table 79.
MASK_SET register bit description
Bit
Symbol
Access
Value
Description
31 to 27 reserved
R
-
Reserved; do not modify. Read as logic 0
26
MASK_SET[26]
W
1
Bit 26 in the event-enable register is set
0
Bit 26 in the event-enable register is unchanged
:
:
:
:
:
0
MASK_SET[0]
W
1
Bit 0 in the event enable register is set
0
Bit 0 in the event enable register is unchanged