DR
AFT
DR
AFT
DRAFT
DR
D
RAFT
DRAFT
DRA
FT DRAF
D
RAFT DRAFT DRAFT DRAFT DRAFT D
DRAFT
D
RAFT DRA
FT DRAFT DRAFT DRAFT DRA
UM10316_0
© NXP B.V. 2008. All rights reserved.
User manual
Rev. 00.06 — 17 December 2008
86 of 571
NXP Semiconductors
UM10316
Chapter 8: LPC29xx event router
3.2 Event-status clear register
The event-status clear register clears the bits in the event status register.
shows the bit assignment of the INT_CLR register.
3.3 Event-status set register
The event-status set register sets the bits in the event status register.
shows the bit assignment of the INT_SET register.
3.4 Event enable register
The event enable register determines when the Event Router sets the event status and
forwards this to the VIC if the corresponding event-enable has been set.
Table 74.
PEND register bit description
* = reset value
Bit
Symbol
Access
Value
Description
31 to 27 reserved
R
-
Reserved; do not modify. Read as logic 0
26
PEND[26]
R
1
An event has occurred on a corresponding pin,
or logic 1 is written to bit 26 in the INT_SET
register
0*
No event is pending or logic 1 has been written
to bit 26 in the INT_CLR register
:
:
:
:
:
0
PEND[0]
R
1
An event has occurred on a corresponding pin
or logic 1 is written to bit 0 in the INT_SET
register
0*
No event is pending or logic 1 has been written
to bit 0 in the INT_CLR register
Table 75.
INT_CLR register bit description
Bit
Symbol
Access
Value
Description
31 to 27 reserved
R
-
Reserved; do not modify. Read as logic 0
26
INT_CLR[26]
W
1
Bit 26 in the event status register is cleared
0
Bit 26 in the event status register is unchanged
:
:
:
:
:
0
INT_CLR[0]
W
1
Bit 0 in the event status register is cleared
0
Bit 0 in the event status register is unchanged
Table 76.
INT_SET register bit description
Bit
Symbol
Access
Value
Description
31 to 27 reserved
R
-
Reserved; do not modify. Read as logic 0
26
INT_SET[26]
W
1
Bit 26 in the event status register is set
0
Bit 26 in the event status register is unchanged
:
:
:
:
:
0
INT_SET[0]
W
1
Bit 0 in the event status register is set
0
Bit 0 in the event status register is unchanged