DR
AFT
DR
AFT
DRAFT
DR
D
RAFT
DRAFT
DRA
FT DRAF
D
RAFT DRAFT DRAFT DRAFT DRAFT D
DRAFT
D
RAFT DRA
FT DRAFT DRAFT DRAFT DRA
UM10316_0
© NXP B.V. 2008. All rights reserved.
User manual
Rev. 00.06 — 17 December 2008
134 of 571
NXP Semiconductors
UM10316
Chapter 11: LPC29xx pin configuration
P2[10]/USB_INT1/
PMAT0[2]/SCS0[0]
GPIO 2, pin 10
USB_INT1
PWM0 MAT2
SPI0 SCS0
P2[11]/USB_RST1/
PMAT0[3]/SCK0
GPIO 2, pin 11
USB_RST1
PWM0 MAT3
SPI0 SCK
P0[0]/PHB0/
TXDC0/D24
GPIO 0, pin 0
QEI0 PHB
CAN0 TXD
EXTBUS D24
V
SS(IO)
126
ground for I/O
P4[13]/BLS1
GPIO 4, pin 13
EXTBUS BLS1
-
-
P0[1]/PHA0/
RXDC0/D25
GPIO 0, pin 1
QEI 0 PHA
CAN0 RXD
EXTBUS D25
P5[13]/D25
GPIO 5, pin 13
EXTBUS D25
-
-
P0[2]/CLK_OUT/
PMAT0[0]/D26
GPIO 0, pin 2
CLK_OUT
PWM0 MAT0
EXTBUS D26
P4[2]/A10
GPIO 4, pin 2
EXTBUS A10
-
-
V
DD(IO)
132
3.3 V power supply for I/O
P5[2]/D10
GPIO 5, pin 2
EXTBUS D10
-
-
P0[3]/
USB_UP_LED1/
PMAT0[1]/D27
GPIO 0, pin 3
USB_UP_LED1
PWM0 MAT1
EXTBUS D27
P4[18]/
USB_UP_LED2
GPIO 4, pin 18
USB_UP_LED2
-
-
P3[0]/IN0[6]/
PMAT2[0]/CS6
GPIO 3, pin 0
ADC0 IN6
PWM2 MAT0
EXTBUS CS6
P4[10]/OE_N/CTS1
GPIO 4, pin 10
EXTBUS OE_N
UART1 CTS
-
P3[1]/IN0[7/
PMAT2[1]/CS7
GPIO 3, pin 1
ADC0 IN7
PWM2 MAT1
EXTBUS CS7
P5[10]/D22/DSR1
GPIO 5, pin 10
EXTBUS D22
UART1 DSR
-
P2[12]/IN0[4]
PMAT0[4]/SDI0
GPIO 2, pin 12
ADC0 IN4
PWM0 MAT4
SPI0 SDI
V
DD(CORE)
141
1.8 V power supply for digital core
V
SS(CORE)
142
ground for digital core
P4[22]/
USB_PPWR2
GPIO 4, pin 22
USB_PPWR2
-
-
V
SS(IO)
144
ground for I/O
P2[13]/IN0[5]/
PMAT0[5]/SDO0
GPIO 2, pin 13
ADC0 IN5
PWM0 MAT5
SPI0 SDO
P4[6]/A20/RI1
GPIO 4, pin 6
EXTBUS A20
UART1 RI1
-
P0[4]/IN0[0]/
PMAT0[2]/D28
GPIO 0, pin 4
ADC0 IN0
PWM0 MAT2
EXTBUS D28
P5[6]/D18/RI0
GPIO 5, pin 6
EXTBUS D18
UART0 RI
-
P4[14]/BLS2
GPIO 4, pin 14
BLS2
-
-
P0[5]/IN0[1]/
PMAT0[3]/D29
GPIO 0, pin 5
ADC0 IN1
PWM0 MAT3
EXTBUS D29
Table 103. LPC2930/39 LQFP208 pin assignment
…continued
Pin name
Pin
Description
Function 0
(default)
Function 1
Function 2
Function 3