DR
AFT
DR
AFT
DRAFT
DR
D
RAFT
DRAFT
DRA
FT DRAF
D
RAFT DRAFT DRAFT DRAFT DRAFT D
DRAFT
D
RAFT DRA
FT DRAFT DRAFT DRAFT DRA
UM10316_0
© NXP B.V. 2008. All rights reserved.
User manual
Rev. 00.06 — 17 December 2008
386 of 571
NXP Semiconductors
UM10316
Chapter 23: LPC2xx I2C-interface
7.
I
2
C implementation and operation
7.1 Input filters and output stages
Input signals are synchronized with the internal clock , and spikes shorter than three
clocks are filtered out.
The output for I
2
C is a special pad designed to conform to the I
2
C specification. The
outputs for I2C1 and I2C2 are standard port I/Os that support a subset of the full I
2
C
specification.
shows how the on-chip I
2
C bus interface is implemented, and the following
text describes the individual blocks.
Fig 98. Format of Slave Transmitter mode
DATA
A = Acknowledge (SDA low)
A = Not acknowledge (SDA high)
S = START condition
P = STOP condition
A
DATA
data transferred
(n Bytes + Acknowledge)
“0” - write
“1” - read
from Master to Slave
from Slave to Master
S
SLAVE ADDRESS
R
A
P
A