DR
AFT
DR
AFT
DRAFT
DR
D
RAFT
DRAFT
DRA
FT DRAF
D
RAFT DRAFT DRAFT DRAFT DRAFT D
DRAFT
D
RAFT DRA
FT DRAFT DRAFT DRAFT DRA
UM10316_0
© NXP B.V. 2008. All rights reserved.
User manual
Rev. 00.06 — 17 December 2008
122 of 571
NXP Semiconductors
UM10316
Chapter 11: LPC29xx pin configuration
[1]
Bidirectional Pad; Analog Port; Plain Input; 3state Output; Slew Rate Control; 5V Tolerant; TTL with Hysteresis; Programmable Pull Up /
Pull Down / Repeater.
[2]
USB pad, <tbd>.
[3]
Analog Pad; Analog Input Output.
[4]
Analog I/O pad, <tbd>.
4.
LPC2927/29 pin configuration
The LPC2927/29 uses five ports: port 0 with 32 pins, ports 1 and 2 with 26 pins each, port
3 with 16 pins, and port 5 with 2 pins. Port 4 is not used. The pin to which each function is
assigned is controlled by the SFSP registers in the SCU. The functions combined on each
port pin are shown in the pin description tables in this section.
P0[23]/IN2[7]/
PMAT2[5]/A19
99
GPIO 0, pin 23
ADC2 IN7
PWM2 MAT5
-
TDI
IEEE 1149.1 data in, pulled up internally
Table 101. LPC2921/23/25 LQFP100 pin assignment
…continued
Pin name
Pin
Description
Function 0 (default)
Function 1
Function 2
Function 3
Fig 29. Pin configuration for SOT486-1 (LQFP144)
LPC2927FBD144
LPC2929FBD144
108
37
72
14
4
10
9
73
1
36
002aae144
Table 102. LPC2927/29 LQFP144 pin assignment
Pin name
Pin
Description
Default function Function 0
Function 1
Function 2
Function 3
TDO
IEEE 1149.1 test data out
P2[21]SDI2/
PCAP2[1]/D19
GPIO 2, pin 21
GPIO 2, pin 21
SPI2 SDI
PWM2 CAP1
EXTBUS D19
P0[24]/TXD1/
TXDC1/SCS2[0]
GPIO 0, pin 24
GPIO 0, pin 24
UART1 TXD
CAN1 TXD
SPI2 SCS0
P0[25]/RXD1/
RXDC1/SDO2
GPIO 0, pin 25
GPIO 0, pin 25
UART1 RXD
CAN1 RXD
SPI2 SDO
P0[26]/TXD1/
SDI2
GPIO 0, pin 26
GPIO 0, pin 26
-
UART1 TXD
SPI2 SDI
P0[27]/RXD1/
SCK2
GPIO 0, pin 27
GPIO 0, pin 27
-
UART1 RXD
SPI2 SCK