DR
AFT
DR
AFT
DRAFT
DR
D
RAFT
DRAFT
DRA
FT DRAF
D
RAFT DRAFT DRAFT DRAFT DRAFT D
DRAFT
D
RAFT DRA
FT DRAFT DRAFT DRAFT DRA
UM10316_0
© NXP B.V. 2008. All rights reserved.
User manual
Rev. 00.06 — 17 December 2008
137 of 571
NXP Semiconductors
UM10316
Chapter 11: LPC29xx pin configuration
[1]
Bidirectional Pad; Analog Port; Plain Input; 3state Output; Slew Rate Control; 5V Tolerant; TTL with Hysteresis; Programmable Pull Up /
Pull Down / Repeater.
[2]
USB pad, <tbd>.
[3]
Analog Pad; Analog Input Output.
[4]
Analog I/O pad, <tbd>.
P0[22]/IN2[6]/
PMAT2[4]/A18
GPIO 0, pin 22
ADC2 IN6
PWM2 MAT4
EXTBUS A18
V
SS(IO)
203
ground for I/O
P0[23]/IN2[7]/
PMAT2[5]/A19
GPIO 0, pin 23
ADC2 IN7
PWM2 MAT5
EXTBUS A19
P2[20]/
PCAP2[0]/D18
GPIO 2, pin 20
SPI2 SDO
PWM2 CAP0
EXTBUS D18
V
DD(CORE)
206
1.8 V power supply for digital core
V
SS(CORE)
207
ground for digital core
TDI
IEEE 1149.1 data in, pulled up internally
Table 103. LPC2930/39 LQFP208 pin assignment
…continued
Pin name
Pin
Description
Function 0
(default)
Function 1
Function 2
Function 3