DR
AFT
DR
AFT
DRAFT
DR
D
RAFT
DRAFT
DRA
FT DRAF
D
RAFT DRAFT DRAFT DRAFT DRAFT D
DRAFT
D
RAFT DRA
FT DRAFT DRAFT DRAFT DRA
UM10316_0
© NXP B.V. 2008. All rights reserved.
User manual
Rev. 00.06 — 17 December 2008
373 of 571
NXP Semiconductors
UM10316
Chapter 22: LPC29xx LIN 0/1
[1]
The line-clamped interrupt RTLCEIE and the bit-error interrupt BEIE must be jointly enabled. Enabling only
one interrupt is not allowed.
4.7 LIN master-controller interrupt enable register
The LIN master-controller interrupt enable register LIE determines when the LIN
master-controller gives an interrupt request if the corresponding interrupt enable has been
set.
shows the bit assignment of the LIE register.
2
BEI
R
Bit-error interrupt
1
The error-capture bits represent detailed status
in the case of
•
A difference detected between the transmit
and receive bit streams
•
Violation of the configured inter-byte space
length
•
A stop-bit of fields from received slave
responses was not recessive
0*
1
TI
R
Transmit-message complete interrupt
1
A complete LIN message frame was
transmitted, or in cases where data-length code
is set to logic 0 (i.e. no response fields can be
expected)
0*
0
RI
R
Receive-message complete interrupt
1
The last byte. The checksum field of the
incoming bit stream is moved from the receive
shift register into the message buffer
0*
Table 309. LIN master-controller interrupt and capture register bit description
…continued
* = reset value
Bit
Symbol
Access
Value
Description
Table 310. LIN master-controller interrupt enable register bit description
* = reset value
Bit
Symbol
Access
Value
Description
31 to 7
reserved
R
-
Reserved; do not modify. Read as logic 0
6
WPIE
R/W
Wake-up and LIN protocol error-interrupt
enable
1
Detection of a dominant bus level when the LIN
bus was idle results in the corresponding
interrupt
0*
5
RTLCEIE
R/W
Line-clamped error interrupt enable
1
Results in the corresponding interrupt when no
valid message can be generated on the LIN bus
0*