DR
AFT
DR
AFT
DRAFT
DR
D
RAFT
DRAFT
DRA
FT DRAF
D
RAFT DRAFT DRAFT DRAFT DRAFT D
DRAFT
D
RAFT DRA
FT DRAFT DRAFT DRAFT DRA
UM10316_0
© NXP B.V. 2008. All rights reserved.
User manual
Rev. 00.06 — 17 December 2008
126 of 571
NXP Semiconductors
UM10316
Chapter 11: LPC29xx pin configuration
P2[7]/MAT1[3]/
EI3/D15
79
GPIO 2, pin 7
GPIO 2, pin 7
TIMER1 MAT3
EXTINT3
EXTBUS D15
P3[14]/SDI1/
EI6/TXDC0
80
GPIO 3, pin 14
GPIO 3, pin 14
SPI1 SDI
EXTINT6
CAN0 TXD
P3[15]/SCK1/
EI7/RXDC0
81
GPIO 3, pin 15
GPIO 3, pin 15
SPI1 SCK
EXTINT7
CAN0 RXD
V
DD(IO)
82
3.3 V power supply for I/O
P2[8]/
CLK_OUT/
PMAT0[0]/
SCS0[2]
83
GPIO 2, pin 8
GPIO 2, pin 8
CLK_OUT
PWM0 MAT0
SPI0 SCS2
P2[9]/
USB_UP_LED/
PMAT0[1]/
SCS0[1]
84
GPIO 2, pin 9
GPIO 2, pin 9
USB_UP_LED
PWM0 MAT1
SPI0 SCS1
P1[3]/SCS2[1]/
PMAT3[3]/A3
85
GPIO 1, pin 3
GPIO 1, pin 3
SPI2 SCS1
PWM3 MAT3
EXTBUS A3
P1[2]/SCS2[3]/
PMAT3[2]/A2
86
GPIO 1, pin 2
GPIO 1, pin 2
SPI2 SCS3
PWM3 MAT2
EXTBUS A2
P1[1]/EI1/
PMAT3[1]/A1
87
GPIO 1, pin 1
GPIO 1, pin 1
EXTINT1
PWM3 MAT1
EXTBUS A1
V
SS(CORE)
88
ground for digital core
V
DD(CORE)
89
1.8 V power supply for digital core
P1[0]/EI0/
PMAT3[0]/A0
90
GPIO 1, pin 0
GPIO 1, pin 0
EXTINT0
PWM3 MAT0
EXTBUS A0
P2[10]/
PMAT0[2]/
SCS0[0]
91
GPIO 2, pin 10
GPIO 2, pin 10
-
PWM0 MAT2
SPI0 SCS0
P2[11]/
PMAT0[3]/SCK0
92
GPIO 2, pin 11
GPIO 2, pin 11
-
PWM0 MAT3
SPI0 SCK
P0[0]/PHB0/
TXDC0/D24
93
GPIO 0, pin 0
GPIO 0, pin 0
QEI0 PHB
CAN0 TXD
EXTBUS D24
V
SS(IO)
94
ground for I/O
P0[1]/PHA0/
RXDC0/D25
95
GPIO 0, pin 1
GPIO 0, pin 1
QEI 0 PHA
CAN0 RXD
EXTBUS D25
P0[2]/
CLK_OUT/
PMAT0[0]/D26
96
GPIO 0, pin 2
GPIO 0, pin 2
CLK_OUT
PWM0 MAT0
EXTBUS D26
P0[3]/
USB_UP_LED/
PMAT0[1]/D27
97
GPIO 0, pin 3
GPIO 0, pin 3
USB_UP_LED
PWM0 MAT1
EXTBUS D27
P3[0]/IN0[6]/
PMAT2[0]/CS6
98
GPIO 3, pin 0
GPIO 3, pin 0
ADC0 IN6
PWM2 MAT0
EXTBUS CS6
P3[1]/IN0[7/
PMAT2[1]/CS7
99
GPIO 3, pin 1
GPIO 3, pin 1
ADC0 IN7
PWM2 MAT1
EXTBUS CS7
Table 102. LPC2927/29 LQFP144 pin assignment
…continued
Pin name
Pin
Description
Default function Function 0
Function 1
Function 2
Function 3