DR
AFT
DR
AFT
DRAFT
DR
D
RAFT
DRAFT
DRA
FT DRAF
D
RAFT DRAFT DRAFT DRAFT DRAFT D
DRAFT
D
RAFT DRA
FT DRAFT DRAFT DRAFT DRA
UM10316_0
© NXP B.V. 2008. All rights reserved.
User manual
Rev. 00.06 — 17 December 2008
321 of 571
NXP Semiconductors
UM10316
Chapter 21: LPC29xx CAN 0/1
15 to 8
reserved
R
-
Reserved; do not modify. Read as logic 0
7
BS
R
Bus status
1
The CAN controller is currently prohibited from
bus activity because the transmit error counter
has reached its limiting value of FFh
0**
6
ES
R
Error status
1
One or both of the transmit and receive error
counters has reached the limit set in the error
warning limit register
0**
5
TS
R
Transmit status
1**
The CAN controller is transmitting a message
4
RS
R
Receive status
1**
The CAN controller is receiving a message
3
TCS
R
Transmission-complete status
1*
All requested message transmissions have
completed successfully
0
At least one of the previously requested
transmissions has not yet completed
2
TBS
R
Transmit-buffer status
1**
All transmit buffers are available for the CPU
0
At least one of the transmit buffers contains a
previously queued message that has not yet
been sent
1
DOS
R
Data-overrun status
1
A message was lost because the preceding
message to this CAN controller was not read
and released quickly enough
0**
No data overrun has occurred
0
RBS
R
Receive-buffer status
1
At least one complete message is available in
the double receive buffer. If no subsequent
received message is available this bit is cleared
by the release receive-buffer command in the
CAN controller command register
0**
No message is available in the double receive
buffer
Table 269. CCGS register bit description (CCGS, address 0xE008 0008 (CAN0) and 0xE008
1008 (CAN1))
…continued
* = reset value; **both reset value and soft reset mode value
Bit
Symbol
Access
Value
Description